| (En          | E paper IC Specifications | SPEC NO |  |
|--------------|---------------------------|---------|--|
| Good Display | IL3895                    | REV NO  |  |

# **Good Display Specifications**

Prepared: AiMing Wei

Checked: YongCheng Jian

Approved: Boris Ren Issue Date: 2016.4.7



# Dalian Good Display Co., Ltd.

No.17 Gonghua Street, Shahekou District, Dalian 116021 China Tel: +86-411-84619565 Fax: +86-411-84619585

> E-mail: info@good-display.com Website: <u>www.good-display.com</u>



# Appendix: IC Revision history of ILE3895 Specification

| Revision | Change Items                | Effective Date |
|----------|-----------------------------|----------------|
| 1.0      | Advance Information Release | 30-Sep-15      |



# CONTENTS

| 1 (                                    | GENERAL DESCRIPTION              | 5              |
|----------------------------------------|----------------------------------|----------------|
| 2 F                                    | FEATURES                         | 5              |
| 3 (                                    | ORDERING INFORMATION             | 6              |
| 4 E                                    | BLOCK DIAGRAM                    | 6              |
| 5 F                                    | PIN DESCRIPTION                  |                |
| 6 F                                    | FUNCTIONAL BLOCK DESCRIPTION     | 10             |
| 6.1<br>6.2<br>6.3<br>6.4<br>6.5        | 2 RAM ADDRESS MAP                | 16<br>17<br>17 |
| 6.6<br>6.7<br>6.8<br>6.9               | 6 VCOM SENSING                   |                |
|                                        | COMMAND TABLE                    | 25             |
|                                        | COMMAND DESCRIPTION              |                |
| 8.1<br>8.2<br>8.3<br>8.4<br>8.5<br>8.6 | 2 GATE SCAN START POSITION (0FH) |                |
| 9 T                                    | TYPICAL OPERATING SEQUENCE       | 38             |
| 9.1<br>9.2<br>9.3                      | 2 VCOM OTP PROGRAM               |                |
| 10                                     | ABSOLUTE MAXIMUM RATING          | 41             |
| 11                                     | DC CHARACTERISTICS               | 42             |
| 12                                     | AC CHARACTERISTICS               | 44             |
| 12.<br>12.                             | 2.1 OSCILLATOR FREQUENCY         |                |
| 13                                     | APPLICATION CIRCUIT              | 47             |
| 14                                     | PACKAGE INFORMATION              | 49             |
| 14.                                    | I.1 DIE TRAY DIMENSIONS          | 49             |



# **TABLES**

| TABLE 5-1 : MCU INTERFACE SELECTION         8           TABLE 6-2 : INTERFACE PINS ASSIGNMENT UNDER DIFFERENT MCU INTERFACE         10           TABLE 6-2 : CONTROL PINS STATUS OF 4-WIRE SPI         10           TABLE 6-3 : CONTROL PINS STATUS OF 3-WIRE SPI         11           TABLE 6-4 : RAM ADDRESS MAP ACCORDING TO ABOVE CONDITION.         16           TABLE 7-1 : COMMAND TABLE         25           TABLE 10-1 : MAXIMUM RATINGS.         41           TABLE 11-1 : DC CHARACTERISTICS         42           TABLE 11-2 : REGULATORS CHARACTERISTICS         43           TABLE 12-1 : OSCILLATOR FREQUENCY         44           TABLE 12-3 : IZC INTERFACE TIMING CHARACTERISTICS         45           TABLE 12-3 : IZC INTERFACE TIMING CHARACTERISTICS         46           TABLE 13-1 : REFERENCE COMPONENT VALUE         45           FIGURE 6-1 : WRITE PROCEDURE IN 4-WIRE SPI.           FIGURE 6-1 : WRITE PROCEDURE IN 3-WIRE SPI.         10           FIGURE 6-2 : WRITE PROCEDURE IN 3-WIRE SPI.         11           FIGURE 6-3 : IPENITION OF THE DATA FORMAT         12           FIGURE 6-4 : DEFINITION OF THE DA                                                        | TABLE 3-1: ORDERING INFORMATION                                    | 6                                            |    |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|----------------------------------------------|----|
| TABLE 6-2: CONTROL PINS STATUS OF 4-WIRE SPI       10         TABLE 6-3: CONTROL PINS STATUS OF 3-WIRE SPI       11         TABLE 6-1: RAM ADDRESS MAP ACCORDING TO ABOVE CONDITION       16         TABLE 7-1: COMMAND TABLE       25         TABLE 10-1: MAXIMUM RATINGS       41         TABLE 11-1: DC CHARACTERISTICS       42         TABLE 11-2: REGULATORS CHARACTERISTICS       43         TABLE 12-1: OSCILLATOR FREQUENCY       44         TABLE 12-2: SERIAL PERIPHERAL INTERFACE TIMING CHARACTERISTICS       45         TABLE 12-3: 12C INTERFACE TIMING CHARACTERISTICS       46         TABLE 13-1: REFERENCE COMPONENT VALUE       48         FIGURE 4-1: IL3895 BLOCK DIAGRAM       6         FIGURE 6-1: WRITE PROCEDURE IN 4-WIRE SPI       10         FIGURE 6-2: WRITE PROCEDURE IN 3-WIRE SPI       11         FIGURE 6-3: J <sup>2</sup> C-BUS DATA FORMAT       12         FIGURE 6-4: DEFINITION OF THE ACKNOWLEDGEMENT CONDITION       13         FIGURE 6-5: DEFINITION OF THE ACKNOWLEDGEMENT CONDITION       13         FIGURE 6-6: DEFINITION OF THE BATA TRANSFER CONDITION       14         FIGURE 6-7: INPUT AND OUTPUT VOLTAGE RELATION CHART       17         FIGURE 6-7: INPUT AND OUTPUT VOLTAGE RELATION CHART       17         FIGURE 6-9: THE RELATION OF VIXEL WAVEFORM WITH GATE AND SOURCE       18                                                                                 | Table 5-1: MCU interface selection                                 | 8                                            |    |
| TABLE 6-3 : CONTROL PINS STATUS OF 3-WIRE SPI.       11         TABLE 6-4 : RAM ADDRESS MAP ACCORDING TO ABOVE CONDITION.       16         TABLE 7-1 : COMMAND TABLE.       25         TABLE 10-1: MAXIMUM RATINGS.       41         TABLE 11-1: DC CHARACTERISTICS.       42         TABLE 11-2: REGULATORS CHARACTERISTICS.       43         TABLE 12-1: OSCILLATOR FREQUENCY       44         TABLE 12-3 : SERIAL PERIPHERAL INTERFACE TIMING CHARACTERISTICS.       45         TABLE 12-3 : 12C INTERFACE TIMING CHARACTERISTICS.       46         TABLE 13-1 : REFERENCE COMPONENT VALUE       48         FIGURES         FIGURE 4-1 : IL3895 BLOCK DIAGRAM.         FIGURE 6-1 : WRITE PROCEDURE IN 4-WIRE SPI.       10         FIGURE 6-2 : WRITE PROCEDURE IN 3-WIRE SPI.       11         FIGURE 6-3 : ÎC-BUS DATA FORMAT       12         FIGURE 6-4 : DEFINITION OF THE START AND STOP CONDITION.       13         FIGURE 6-5 : DEFINITION OF THE ACKNOWLEDGEMENT CONDITION.       13         FIGURE 6-6 : DEFINITION OF THE ACKNOWLEDGEMENT CONDITION.       14         FIGURE 6-7 : INPUT AND OUTPUT VOLTAGE RELATION CHART       17         FIGURE 6-8 : VPIAL DEFINITION OF THE ACKNOWLEDGEMENT CONDITION.       14         FIGURE 6-9 : THE RELATION OF VPIXEL WAVEFORM WITH GATE AND SOURCE       18                                                                                                          | TABLE 6-1: INTERFACE PINS ASSIGNMENT UNDER DIFFERENT MCU INTERFACE |                                              |    |
| TABLE 6-4: RAM ADDRESS MAP ACCORDING TO ABOVE CONDITION.       16         TABLE 7-1: COMMAND TABLE.       25         TABLE 10-1: MAXIMUM RATINGS.       41         TABLE 11-1: DC CHARACTERISTICS.       42         TABLE 11-2: REGULATORS CHARACTERISTICS.       43         TABLE 12-1: OSCILLATOR FREQUENCY       44         TABLE 12-2: SERIAL PERIPHERAL INTERFACE TIMING CHARACTERISTICS.       45         TABLE 12-3: 12C INTERFACE TIMING CHARACTERISTICS.       46         TABLE 13-1: REFERENCE COMPONENT VALUE.       48         FIGURE 4-1: IL3895 BLOCK DIAGRAM.       6         FIGURE 6-1: WRITE PROCEDURE IN 4-WIRE SPI.       10         FIGURE 6-2: WRITE PROCEDURE IN 3-WIRE SPI.       11         FIGURE 6-3: IPC-BUS DATA FORMAT       12         FIGURE 6-4: DEFINITION OF THE START AND STOP CONDITION.       13         FIGURE 6-5: DEFINITION OF THE ACKNOWLEGGEMENT CONDITION.       14         FIGURE 6-6: DEFINITION OF THE ACKNOWLEGGEMENT CONDITION.       15         FIGURE 6-7: INPUT AND OUTPUT VOLTAGE RELATION CHART       17         FIGURE 6-9: THE RELATION OF VIXEL WAVEFORM WITH GATE AND SOURCE.       18         FIGURE 6-10: PROGRAMMABLE SOURCE AND GATE WAVEFORM ILLUSTRATION       19         FIGURE 6-11: VSIG-XYI AND TP[N] MAPPING IN LUT       20         FIGURE 6-12: THE OTP CONTENT AND ADDRESS MAP                                                                         | TABLE 6-2: CONTROL PINS STATUS OF 4-WIRE SPI                       |                                              |    |
| TABLE 7-1: COMMAND TABLE       25         TABLE 10-1: MAXIMUM RATINGS       41         TABLE 11-1: DC CHARACTERISTICS       42         TABLE 11-2: REGULATORS CHARACTERISTICS       43         TABLE 12-1: OSCILLATOR FREQUENCY       44         TABLE 12-2: SERIAL PERIPHERAL INTERFACE TIMING CHARACTERISTICS       45         TABLE 12-3: 12C INTERFACE TIMING CHARACTERISTICS       46         TABLE 13-1: REFERENCE COMPONENT VALUE       48         FIGURES         FIGURE 4-1: IL3895 BLOCK DIAGRAM       6         FIGURE 6-1: WRITE PROCEDURE IN 4-WIRE SPI       10         FIGURE 6-2: WRITE PROCEDURE IN 3-WIRE SPI       11         FIGURE 6-3: IPC-BUS DATA FORMAT       12         FIGURE 6-4: DEFINITION OF THE START AND STOP CONDITION       13         FIGURE 6-5: DEFINITION OF THE START AND STOP CONDITION       13         FIGURE 6-6: DEFINITION OF THE DATA TRANSFER CONDITION       13         FIGURE 6-6: DEFINITION OF THE ACKNOWLEDGEMENT CONDITION       14         FIGURE 6-6: DEFINITION OF THE DATA TRANSFER CONDITION       15         FIGURE 6-6: DEFINITION OF THE DATA TRANSFER CONDITION       15         FIGURE 6-6: DEFINITION OF THE DATA TRANSFER CONDITION       15 <td colsp<="" th=""><th>TABLE 6-3: CONTROL PINS STATUS OF 3-WIRE SPI</th><th>11</th></td>                                                                                                                        | <th>TABLE 6-3: CONTROL PINS STATUS OF 3-WIRE SPI</th> <th>11</th>  | TABLE 6-3: CONTROL PINS STATUS OF 3-WIRE SPI | 11 |
| TABLE 10-1: MAXIMUM RATINGS.       41         TABLE 11-1: DC CHARACTERISTICS       42         TABLE 11-2: REGULATORS CHARACTERISTICS.       43         TABLE 12-1: OSCILLATOR FREQUENCY.       44         TABLE 12-2: SERIAL PERIPHERAL INTERFACE TIMING CHARACTERISTICS.       45         TABLE 12-3: 12C INTERFACE TIMING CHARACTERISTICS.       46         TABLE 13-1: REFERENCE COMPONENT VALUE.       48         FIGURES         FIGURE 4-1: IL3895 BLOCK DIAGRAM.       6         FIGURE 6-2: WRITE PROCEDURE IN 4-WIRE SPI.       10         FIGURE 6-3: I <sup>2</sup> C-BUS DATA FORMAT       12         FIGURE 6-3: I <sup>2</sup> C-BUS DATA FORMAT       12         FIGURE 6-4: DEFINITION OF THE START AND STOP CONDITION.       13         FIGURE 6-5: DEFINITION OF THE ACKNOWLEDGEMENT CONDITION.       13         FIGURE 6-6: DEFINITION OF THE DATA TRANSFER CONDITION.       14         FIGURE 6-6: DEFINITION OF THE DATA TRANSFER CONDITION.       15         FIGURE 6-7: INPUT AND OUTPUT VOLTAGE RELATION CHART       17         FIGURE 6-9: THE RELATION OF VPIXEL WAVEFORM WITH GATE AND SOURCE.       18         FIGURE 6-11: VS[N-XY] AND TP[N] MAPPING IN LUT       20         FIGURE 6-12: THE OTP CONTENT AND ADDRESS MAPPING.       22         FIGURE 6-13: WAVEFORM SETTING AND TEMPERATURE RANGE # MAPPING       22 <th>TABLE 6-4: RAM ADDRESS MAP ACCORDING TO ABOVE CONDITION</th> <th></th> | TABLE 6-4: RAM ADDRESS MAP ACCORDING TO ABOVE CONDITION            |                                              |    |
| TABLE 11-1: DC CHARACTERISTICS       42         TABLE 11-2: REGULATORS CHARACTERISTICS       43         TABLE 12-1: OSCILLATOR FREQUENCY       44         TABLE 12-2: SERIAL PERIPHERAL INTERFACE TIMING CHARACTERISTICS       45         TABLE 12-3: 12C INTERFACE TIMING CHARACTERISTICS       46         TABLE 13-1: REFERENCE COMPONENT VALUE       48         FIGURES         FIGURE 4-1: IL3895 BLOCK DIAGRAM       6         FIGURE 6-1: WRITE PROCEDURE IN 4-WIRE SPI.       10         FIGURE 6-2: WRITE PROCEDURE IN 3-WIRE SPI.       11         FIGURE 6-3: IPC-BUS DATA FORMAT       12         FIGURE 6-3: IPC-BUS DATA FORMAT       12         FIGURE 6-3: DEFINITION OF THE START AND STOP CONDITION       13         FIGURE 6-3: DEFINITION OF THE ACKNOWLEDGEMENT CONDITION       13         FIGURE 6-6: DEFINITION OF THE DATA TRANSFER CONDITION       14         FIGURE 6-7: INPUT AND OUTPUT VOLTAGE RELATION CHART       17         FIGURE 6-7: INPUT AND OUTPUT VOLTAGE RELATION CHART       17         FIGURE 6-9: THE RELATION OF VPIXEL WAVEFORM WITH GATE AND SOURCE       18         FIGURE 6-11: VS[N-XY] AND TP[N] MAPPING IN LUT       20         FIGURE 6-12: THE OTP CONTENT AND ADDRESS MAPPING                                                                                                                                                                                              | TABLE 7-1: COMMAND TABLE                                           | 25                                           |    |
| TABLE 11-2: REGULATORS CHARACTERISTICS       43         TABLE 12-1: OSCILLATOR FREQUENCY       44         TABLE 12-2: SERIAL PERIPHERAL INTERFACE TIMING CHARACTERISTICS       45         TABLE 12-3: 12C INTERFACE TIMING CHARACTERISTICS       46         TABLE 13-1: REFERENCE COMPONENT VALUE       48         FIGURES         FIGURE 4-1: IL3895 BLOCK DIAGRAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | TABLE 10-1: MAXIMUM RATINGS                                        | 41                                           |    |
| TABLE 12-1: OSCILLATOR FREQUENCY       44         TABLE 12-2: SERIAL PERIPHERAL INTERFACE TIMING CHARACTERISTICS       45         TABLE 12-3: I2C INTERFACE TIMING CHARACTERISTICS       46         TABLE 13-1: REFERENCE COMPONENT VALUE       48         FIGURES         FIGURE 4-1: IL3895 BLOCK DIAGRAM         FIGURE 6-1: WRITE PROCEDURE IN 4-WIRE SPI         FIGURE 6-2: WRITE PROCEDURE IN 3-WIRE SPI         FIGURE 6-3: I <sup>2</sup> C-BUS DATA FORMAT         FIGURE 6-4: DEFINITION OF THE START AND STOP CONDITION         FIGURE 6-4: DEFINITION OF THE ACKNOWLEDGEMENT CONDITION         AFIGURE 6-6: DEFINITION OF THE DATA TRANSFER CONDITION       13         FIGURE 6-7: INPUT AND OUTPUT VOLTAGE RELATION CHART       17         FIGURE 6-8: VPIXEL DEFINITION       15         FIGURE 6-9: THE RELATION OF VPIXEL WAVEFORM WITH GATE AND SOURCE       18         FIGURE 6-10: PROGRAMMABLE SOURCE AND GATE WAVEFORM WILLUSTRATION       19         FIGURE 6-11: VS[N-XY] AND TP[N] MAPPING IN LUT       20         FIGURE 6-12: THE OTP CONTENT AND ADDRESS MAPPING       22         FIGURE 6-11: VS[N-XY] AND TP[N] MAPPING IN LUT       20         FIGURE 8-1: OUTPUT PIN ASSIGNMENT ON DIFFERENT SCAN MODE SETTING       34                                                                                                                                                                         | Table 11-1: DC Characteristics                                     | 42                                           |    |
| TABLE 12-2 : SERIAL PERIPHERAL INTERFACE TIMING CHARACTERISTICS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Table 11-2: Regulators Characteristics                             | 43                                           |    |
| TABLE 12-3 : 12C INTERFACE TIMING CHARACTERISTICS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                    |                                              |    |
| FIGURES         FIGURE 4-1: IL3895 BLOCK DIAGRAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | TABLE 12-2: SERIAL PERIPHERAL INTERFACE TIMING CHARACTERISTICS     | 45                                           |    |
| FIGURES         FIGURE 4-1 : IL3895 BLOCK DIAGRAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | TABLE 12-3:12C INTERFACE TIMING CHARACTERISTICS                    | 46                                           |    |
| FIGURE 4-1 : IL3895 BLOCK DIAGRAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | TABLE 13-1: REFERENCE COMPONENT VALUE                              | 48                                           |    |
| FIGURE 4-1 : IL3895 BLOCK DIAGRAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | FIGURES                                                            |                                              |    |
| FIGURE 6-1: WRITE PROCEDURE IN 4-WIRE SPI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                    | 2                                            |    |
| FIGURE 6-2: WRITE PROCEDURE IN 3-WIRE SPI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                    |                                              |    |
| FIGURE 6-3: I <sup>2</sup> C-BUS DATA FORMAT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                    |                                              |    |
| FIGURE 6-4: DEFINITION OF THE START AND STOP CONDITION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                    |                                              |    |
| FIGURE 6-5: DEFINITION OF THE ACKNOWLEDGEMENT CONDITION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                    |                                              |    |
| FIGURE 6-6: DEFINITION OF THE DATA TRANSFER CONDITION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                    |                                              |    |
| FIGURE 6-7: INPUT AND OUTPUT VOLTAGE RELATION CHART                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                    |                                              |    |
| FIGURE 6-8: VPIXEL DEFINITION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                    |                                              |    |
| FIGURE 6-9: THE RELATION OF VPIXEL WAVEFORM WITH GATE AND SOURCE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                    |                                              |    |
| FIGURE 6-10: PROGRAMMABLE SOURCE AND GATE WAVEFORM ILLUSTRATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                    |                                              |    |
| FIGURE 6-11: VS[n-XY] AND TP[n] MAPPING IN LUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                    |                                              |    |
| FIGURE 6-12: THE OTP CONTENT AND ADDRESS MAPPING                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                    |                                              |    |
| FIGURE 6-13: WAVEFORM SETTING AND TEMPERATURE RANGE # MAPPING                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                    |                                              |    |
| FIGURE 8-1: OUTPUT PIN ASSIGNMENT ON DIFFERENT SCAN MODE SETTING                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                    |                                              |    |
| FIGURE 8-2: EXAMPLE OF SET DISPLAY START LINE WITH NO REMAPPING                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                    |                                              |    |
| FIGURE 12-1: SERIAL PERIPHERAL INTERFACE CHARACTERISTICS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                    |                                              |    |
| FIGURE 12-2: I2C INTERFACE TIMING CHARACTERISTICS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                    |                                              |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                    |                                              |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                    |                                              |    |



### 1 GENERAL DESCRIPTION

IL3895 is a CMOS active matrix bistable display driver with controller. It consists of 150 source outputs, 250 gate outputs, 1 VCOM and 1 VBD for border that can support a maximum display resolution 150x250.

IL3895 embeds booster, regulators and oscillator. Data/Commands are sent from general MCU through the hardware selectable Serial Peripheral Interface.

### 2 FEATURES

- Design for dot matrix type active matrix EPD display, support mono color for black/white
- Resolution: 150 source outputs; 250 gate outputs; 1 VCOM; 1VBD for border
- Power supply

VCI: 2.4 to 3.7VVDDIO: Connect to VCI

VDD: 1.8V, regulate from VCI supply

- Gate driving output voltage:
  - 2 levels output (VGH, VGL)
  - Max 42Vp-pVGH: 22VVGL: -20V
- Source / VBD driving output voltage:
  - 3 levels output (VSH, VSS, VSL)

VSH: 15VVSL: -15V

- VCOM output voltage:
  - -3V to -0.2V, voltage adjustment in steps of 100mV
- Built in VCOM sensing
- Source and gate scan direction control
- Low current consumption in deep sleep mode
- On-chip display RAM
- Programmable output waveform allowing flexibility for different applications / environments
- On-chip OTP for storing waveform settings
- On-chip oscillator
- On-chip booster and regulator control for generating VCOM, Gate and Source driving voltage
- Serial peripheral and I2C interface available
- Available in COG package



### 3 ORDERING INFORMATION

**Table 3-1: Ordering Information** 

| Ordering Part Number Package Form |               | Remark                                                             |
|-----------------------------------|---------------|--------------------------------------------------------------------|
| IL3895                            | Gold Bump Die | Bump Face Up On Waffle pack Die thickness: 300um Bump height: 12um |

### 4 BLOCK DIAGRAM

Figure 4-1: IL3895 Block Diagram





# 5 PIN DESCRIPTION

**Key:** I = Input, O =Output, IO = Bi-directional (input/output), P = Power pin, C = Capacitor Pin NC = Not Connected, Pull L =connect to  $V_{SS}$ , Pull H = connect to  $V_{DDIO}$ 

| Pin name   | Туре | Connect to      | Function                       | Description                                                                                                                                         | When not in use |
|------------|------|-----------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| Input powe | er   | •               | •                              |                                                                                                                                                     | •               |
| VCI        | Р    | Power<br>Supply | Power Supply                   | Power input pin for the chip.                                                                                                                       | -               |
| VCIA       | Р    | Power<br>Supply | Power Supply                   | Power input pin for the chip Connect to VCI in the application circuit.                                                                             | -               |
| VCIBG      | Р    | Power<br>Supply | Power Supply                   | Power input for the chip (Reference) Connect to VCI in the application circuit.                                                                     | -               |
| VDDIO      | Р    | Power<br>Supply | Power for interface logic pins | Power input pin for the Interface Connect to VCI in the application circuit.                                                                        | -               |
| VDD        | Р    | Capacitor       | Regulator output               | Core logic power pin.  VDD can be regulated internally from VCI.  - Connect a stabilizing capacitor between VDD and VSS in the application circuit. | -               |
| EXTVDD     | I    | VDDIO           | Regulator<br>bypass            | This pin is VDD regulator bypass pin Connect to VSS in the application circuit.                                                                     | -               |
| VSS        | Р    | VSS             | GND                            | Ground (Digital) pin.                                                                                                                               | -               |
| VSSA       | Р    | VSS             | GND                            | Ground (Analog) pin Connect to VSS in the application circuit.                                                                                      |                 |
| VSSBG      | Р    | VSS             | GND                            | Ground (Reference) pin Connect to VSS in the application circuit.                                                                                   | -               |
| VSSGS      | Р    | VSS             | GND                            | Ground (Output) pin Connect to VSS in the application circuit.                                                                                      | -               |
| VPP        | Р    | Power<br>Supply | OTP power                      | Power input pin for OTP Programming.                                                                                                                | Open            |



| Pin name    | Туре | Connect<br>to                        | Function                        | Description                                                                                                                                                                                                           | When not in use |
|-------------|------|--------------------------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| Digital I/O | 1    |                                      | 1                               |                                                                                                                                                                                                                       | ı               |
| D [1:0]     | I/O  | MPU                                  | Data Bus                        | Serial clock and data pins for interface:  Serial Interface:  - D0: SCLK  - D1: SDIN  Serial clock and data pins for interface:  12C Interface:  - D0: SCL  - D1: SDA <sub>IN</sub>                                   | -               |
| CS#         | ı    | MPU                                  | Logic Control                   | Chip selection pin.                                                                                                                                                                                                   | VSS             |
| D/C#        | ı    | MPU                                  | 3                               | Data/Command control pin.                                                                                                                                                                                             | VSS             |
| RES#        | İ    | MPU                                  | System Reset                    | Reset signal input pin. Active Low.                                                                                                                                                                                   | -               |
| BUSY        | 0    | MPU                                  | Device Busy<br>Signal           | Busy state output pin. When Busy is High, the operation of the chip should not be interrupted, and command should not be sent.                                                                                        | Open            |
| CLS         | I    | VDDIO                                | Clock Mode<br>Selection         | Internal clock selection pin.  - Connect to VDDIO in the application circuit.                                                                                                                                         | -               |
| CL          | 0    | NC                                   | Clock signal                    | This is the clock signal pin. The clock signal can be detected at CL.                                                                                                                                                 | -               |
| BS1         | I    | VDDIO/<br>VSS                        | MCU Interface<br>Mode Selection | MCU interface selection pin.  Table 5-1 : MCU interface selection  BS2 BS1 MCU Interface  L L 4-wire serial peripheral interface (SPI)  L H 3-wire serial peripheral interface (SPI)  - 9 bits SPI  H L I2C Interface | -               |
| Analog Pin  | 1    | L                                    | L                               |                                                                                                                                                                                                                       | I.L             |
| GDR         | О    | POWER<br>MOSFET<br>Driver<br>Control | VGH &<br>PREVGL<br>Generation   | N-Channel MOSFET gate drive control pin.                                                                                                                                                                              | -               |
| RESE        | I    | Booster<br>Control<br>Input          |                                 | Current sense input pin for the control Loop.                                                                                                                                                                         | -               |
| VGH         | С    | Stabilizing capacitor                |                                 | Positive Gate driving voltage and the power input pin for VSH.  - Connect a stabilizing capacitor between VGH and VSS in the application circuit.                                                                     | -               |
| PREVGL      | С    | Stabilizing capacitor                |                                 | Power input pin for VGL and VSL.  - Connect a stabilizing capacitor between PREVGL and VSS in the application circuit.                                                                                                | -               |
| VGL         | С    | Stabilizing capacitor                | VGL<br>Generation               | Negative Gate driving voltage pin.  - Connect a stabilizing capacitor between VGL and VSS in the application circuit.                                                                                                 | -               |
| VSH         | С    | Stabilizing capacitor                | VSH, VSL<br>Generation          | Positive Source driving voltage pin.  - Connect a stabilizing capacitor between VSH and VSS in the application circuit.                                                                                               | -               |
| VSL         | С    | Stabilizing capacitor                |                                 | Negative Source driving voltage and the power input pin for VCOM.  - Connect a stabilizing capacitor between VSL and VSS in the application circuit.                                                                  | -               |
| VCOM        | С    | Panel/<br>Stabilizing<br>capacitor   | VCOM                            | VCOM driving voltage pin.  - Connect a stabilizing capacitor between VCOM and VSS in the application circuit.                                                                                                         | -               |



| Pin name                      | Туре   | Connect to | Function                | Description                                                                                                                                                                    | When not in use                |
|-------------------------------|--------|------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|
| Panel Drivi                   | ng     |            |                         |                                                                                                                                                                                | l .                            |
| S [149:0]                     | 0      | Panel      | Source driving signal   | Source output pin.                                                                                                                                                             | Open                           |
| G [249:0]                     | 0      | Panel      | Gate driving signal     | Gate output pin.                                                                                                                                                               | Open                           |
| VBD                           | 0      | Panel      | Border driving signal   | Border output pin.                                                                                                                                                             | Open                           |
| Data Outpu                    | ıt Pin | •          | 1                       |                                                                                                                                                                                | 1                              |
| TOUT1                         | 0      | MPU        |                         | Data output pin for interface.  Serial Interface: Serial data pin for status bit read  D1 should be tied together and as SDA <sub>out</sub> , SDA <sub>in</sub> in application |                                |
| Others                        |        |            |                         |                                                                                                                                                                                |                                |
| NC                            | NC     | NC         | Not<br>Connected        | NC pins.  - Keep open.  - Don't connect to other NC pins and test pins includ TPA, TPB, TPC, TPD, TPF, TIN1 and TIN2.                                                          | Open                           |
| TPA, TPB,<br>TPC, TPD,<br>TPF | NC     | NC         | Reserved for<br>Testing | Reserved pins.  - Keep open.  - Don't connect to other NC pins and test pins includ TPA, TPB, TPC, TPD, TPF, TIN1 and TIN2.                                                    | Open                           |
| TIN                           | I      | NC         | Reserved for<br>Testing | Connect to TPE pin.                                                                                                                                                            | Tie TIN<br>and TPE<br>together |
| TPE                           | 0      | NC         |                         | Connect to TIN pin.                                                                                                                                                            | Tie TIN<br>and TPE<br>together |
| TIN1                          | I      | VDDIO      | Reserved for<br>Testing | Reserved pin Connect to VDDIO in the application circuit.                                                                                                                      | VDDIO                          |



### 6 FUNCTIONAL BLOCK DESCRIPTION

### 6.1 MCU Interface

### 6.1.1 MCU Interface selection

The IL3895 can support 3-wire/4-wire serial peripheral interface. In the IL3895, the MCU interface is pin selectable by BS[2:1] pins shown in Table 6-1.

Table 6-1: Interface pins assignment under different MCU interface

|                                                       | Pin Name         |                  |          |                |                |      |                   |
|-------------------------------------------------------|------------------|------------------|----------|----------------|----------------|------|-------------------|
| MCU Interface                                         | BS2              | BS1              | RES#     | CS#            | D/C#           | D0   | D1                |
| 4-wire serial peripheral interface (SPI)              | Connect to VSS   | Connect to VSS   | Required | Required       | Required       | SCLK | SDIN              |
| 3-wire serial peripheral interface (SPI) – 9 bits SPI | Connect to VSS   | Connect to VDDIO | Required | Required       | Connect to VSS | SCLK | SDIN              |
| I2C Interface                                         | Connect to VDDIO | Connect to VSS   | Required | Connect to VSS | Connect to VSS | SCL  | SDA <sub>IN</sub> |

### 6.1.2 MCU Serial Peripheral Interface (4-wire SPI)

The 4-wire SPI consists of serial clock SCLK, serial data SDIN, D/C# and CS#. In SPI mode, D0 acts as SCLK and D1 acts as SDIN. The control pins status in 4-wire SPI in writing command/data is shown in Table 6-2 and the write procedure 4-wire SPI is shown in Figure 6-1.

Table 6-2: Control pins status of 4-wire SPI

| Function      | SCLK pin | SDIN pin    | D/C# pin | CS# pin |
|---------------|----------|-------------|----------|---------|
| Write command | 1        | Command bit | L        | L       |
| Write data    | 1        | Data bit    | Н        | L       |

### Note:

- (1) L is connected to  $V_{SS}$  and H is connected to  $V_{DDIO}$
- (2) ↑ stands for rising edge of signal
- (3) SDIN is shifted into an 8-bit shift register on every rising edge of SCLK in the order of D7, D6, ... D0. The level of D/C# should be kept over the whole byte. The data byte in the shift register is written to the Graphic Display Data RAM (RAM)/Data Byte register or command Byte register according to D/C# pin.

Figure 6-1: Write procedure in 4-wire SPI





### 6.1.3 MCU Serial Peripheral Interface (3-wire SPI)

The 3-wire SPI consists of serial clock SCLK, serial data SDIN and CS#. In SPI mode, D0 acts as SCLK, D1 acts as SDIN. The operation is similar to 4-wire SPI while D/C# pin is not used and it must be tied to LOW. The control pins status in 3-wire SPI is shown in Table 6-3.

In the write operation, a 9-bit data will be shifted into the shift register on every clock rising edge. The bit shifting sequence is D/C# bit, D7 bit, D6 bit to D0 bit. The first bit is D/C# bit which determines the following byte is command or data. When D/C# bit is 0, the following byte is command. When D/C# bit is 1, the following byte is data. Figure 6-2 shows the write procedure in 3-wire SPI

Table 6-3: Control pins status of 3-wire SPI

| Function      | SCLK pin | SDIN pin    | D/C# pin | CS# pin |
|---------------|----------|-------------|----------|---------|
| Write command | <b>↑</b> | Command bit | Tie LOW  | L       |
| Write data    | 1        | Data bit    | Tie LOW  | L       |

### Note:

- (1) L is connected to  $V_{\text{SS}}$  and H is connected to  $V_{\text{DDIO}}$
- (2) ↑ stands for rising edge of signal

Figure 6-2: Write procedure in 3-wire SPI





### 6.1.4 MCU I2C Interface

The I<sup>2</sup>C communication interface consists of slave address bit SA0, I<sup>2</sup>C-bus data signal SDA (SDA<sub>OUT</sub>/TOUT1 for output) & (SDA<sub>IN</sub>/D<sub>1</sub> for input) and I<sup>2</sup>C-bus clock signal SCL (D<sub>0</sub>). Both the data and clock signals must be connected to pull-up resistors. RES# is used for the initialization of device.

### a) Slave address bit (SA0)

IL3895 has to recognize the slave address before transmitting or receiving any information by the I<sup>2</sup>C-bus. The device will respond to the slave address following by the slave address bit ("SA0" bit) and the read/write select bit ("R/W#" bit) with the following byte format,

 $b_7 \ b_6 \ b_5 \ b_4 \ b_3 \ b_2 \ b_1 \ b_0$ 

0 1 1 1 1 0 SA0 R/W#

"SA0" bit provides an extension bit for the slave address. Either "0111100" or "0111101", can be selected as the slave address of IL3895. D/C# pin acts as SA0 for slave address selection. "R/W#" bit is used to determine the operation mode of the I<sup>2</sup>C-bus interface. R/W#=1, it is in read

mode. R/W#=0, it is in write mode.

b) I<sup>2</sup>C-bus data signal (SDA) SDA acts as a communication channel between the transmitter and the receiver. The data and the acknowledgement are sent through the SDA.

It should be noticed that the ITO track resistance and the pulled-up resistance at "SDA" pin becomes a voltage potential divider. As a result, the acknowledgement would not be possible to attain a valid logic 0 level in "SDA".

"D1" and "TOUT1" are tied together and serve as SDA. The "D1" pin must be connected to act as SDA. The "TOUT1" pin may be disconnected. When "TOUT1" pin is disconnected, the acknowledgement signal will be ignored in the I<sup>2</sup>C-bus.

c) I<sup>2</sup>C-bus clock signal (SCL)

The transmission of information in the I<sup>2</sup>C-bus is following a clock signal, SCL. Each transmission of data bit is taken place during a single clock period of SCL. "D0" serves as SCL.

### 6.1.4.1 I2C-bus Write data

The I<sup>2</sup>C-bus interface gives access to write data and command into the device. Please refer to Figure 6-3 for the write mode of I<sup>2</sup>C-bus in chronological order.

Figure 6-3: I<sup>2</sup>C-bus data format





### 6.1.4.2 Write mode for I2C

- The master device initiates the data communication by a start condition. The definition of the start condition is shown in Figure 6-4. The start condition is established by pulling the SDA from HIGH to LOW while the SCL stays HIGH.
- 2) The slave address is following the start condition for recognition use. For the IL3895, the slave address is either "b0111100" or "b0111101" by changing the SA0 to LOW or HIGH (D/C pin acts as SA0).
- 3) The write mode is established by setting the R/W# bit to logic "0".
- 4) An acknowledgement signal will be generated after receiving one byte of data, including the slave address and the R/W# bit. Please refer to the Figure 6-5 for the graphical representation of the acknowledge signal. The acknowledge bit is defined as the SDA line is pulled down during the HIGH period of the acknowledgement related clock pulse.
- 5) After the transmission of the slave address, either the control byte or the data byte may be sent across the SDA. A control byte mainly consists of Co and D/C# bits following by six "0" 's.
  - a. If the Co bit is set as logic "0", the transmission of the following information will contain data bytes only.
  - b. The D/C# bit determines the next data byte is acted as a command or a data. If the D/C# bit is set to logic "0", it defines the following data byte as a command. If the D/C# bit is set to logic "1", it defines the following data byte as a data.
- 6) Acknowledge bit will be generated after receiving each control byte or data byte.
- 7) The write mode will be finished when a stop condition is applied. The stop condition is also defined in Figure 6-4. The stop condition is established by pulling the "SDA in" from LOW to HIGH while the "SCL" stays HIGH.

Figure 6-4 : Definition of the Start and Stop Condition







Figure 6-5: Definition of the acknowledgement condition

Please be noted that the transmission of the data bit has some limitations.

- 1. The data bit, which is transmitted during each SCL pulse, must keep at a stable state within the "HIGH" period of the clock pulse. Please refer to the Figure 6-6 for graphical representations. Except in start or stop conditions, the data line can be switched only when the SCL is LOW.
- 2. Both the data line (SDA) and the clock line (SCL) should be pulled up by external resistors.



Figure 6-6: Definition of the data transfer condition





### 6.2 RAM address map

The on-chip display RAM is used to store the image data for display. There are two sets of display RAM in the IL3895. One set RAM [1] is built for historical data and another set RAM [2] is for the current image data. The size of each RAM set is 150x250 bits.

In order to write the image data into the display RAM, it is necessary to define the Data Entry Mode Setting (Command 0x11h), the Driver Output Control (Command 0x01h) and the Gate Scan Start Position (Command 0x0Fh). The following is an example to show how to set these commands. And, Table 6-4 is the corresponding RAM address mapping of these command settings.

• Command "Data Entry Mode Setting" R11h is set to:

| Address Counter update in X direction | AM=0        |
|---------------------------------------|-------------|
| X: Increment                          | ID[1:0] =11 |
| Y: Increment                          |             |

• Command "Driver Output Control" R01h is set to:

| 250 Mux                           | MUX = F9h |
|-----------------------------------|-----------|
| Select G0 as 1 <sup>st</sup> gate | GD = 0    |
| Left and Right gate Interlaced    | SM = 0    |
| Scan From G0 to G249              | TB = 0    |

Command "Gate Scan Start Position" R0Fh is set to:
 Set the Start Position of Gate = G0
 SCN=0

Then the data byte sequence: DB0, DB1, DB2 ... DB18 ... DB19, DB20 ... DB4749

Table 6-4: RAM address map according to above condition

|      |     | S0            | S1            | S2            | S3            | S4            | S5            | S6            | S7            |     |               | S144          | S145          | S146          | S147          | S148          | S149          | XX            | XX            |
|------|-----|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|-----|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|
|      |     |               |               |               | 0             | )h            |               |               |               | 12h |               |               |               |               |               |               |               |               |               |
| G0   | 00h | DB0<br>[7]    | DB0<br>[6]    | DB0<br>[5]    | DB0<br>[4]    | DB0<br>[3]    | DB0<br>[2]    | DB0<br>[1]    | DB0<br>[0]    |     |               | DB18<br>[7]   | DB18<br>[6]   | DB18<br>[5]   | DB18<br>[4]   | DB18<br>[3]   | DB18<br>[2]   | DB18<br>[1]   | DB18<br>[0]   |
| G1   | 01h | DB19<br>[7]   | DB19<br>[6]   | DB19<br>[5]   | DB19<br>[4]   | DB19<br>[3]   | DB19<br>[2]   | DB19<br>[1]   | DB19<br>[0]   |     |               | DB37<br>[7]   | DB37<br>[6]   | DB37<br>[5]   | DB37<br>[4]   | DB37<br>[3]   | DB37<br>[2]   | DB37<br>[1]   | DB37<br>[0]   |
|      |     |               |               |               |               |               |               |               |               |     | $\rightarrow$ |               |               |               |               |               |               |               |               |
|      |     |               |               |               |               |               |               |               |               |     | $\rightarrow$ |               |               |               |               |               |               |               |               |
|      |     |               |               |               |               |               |               |               |               |     | $\longmapsto$ |               |               |               |               |               |               |               |               |
| G248 | F8h | DB4712<br>[7] | DB4712<br>[6] | DB4712<br>[5] | DB4712<br>[4] | DB4712<br>[3] | DB4712<br>[2] | DB4712<br>[1] | DB4712<br>[0] |     |               | DB4730<br>[7] | DB4730<br>[6] | DB4730<br>[5] | DB4730<br>[4] | DB4730<br>[3] | DB4730<br>[2] | DB4730<br>[1] | DB4730<br>[0] |
| G249 | F9h | DB4731        |     |               | DB4749        |

GATE



### 6.3 Oscillator

The on-chip oscillator is included for the use on waveform timing and booster operations. In order to enable the internal oscillator, the CLS pin must be connected to VDDIO.

### 6.4 Booster & Regulator

A voltage generation system is included in the IL3895 It provides all necessary driving voltages required for an AMEPD panel including VGH, VGL, VSH, VSL and VCOM. Figure 6-3 shows the relation of the voltages. External application circuit is needed to make the on-chip booster & regulator circuit work properly.

Figure 6-7: Input and output voltage relation chart



Max voltage difference between VGH and VGL is 42V.



### 6.5 Panel Driving Waveform

The Vpixel is defined as Figure 6-8, and its relations with GATE, SOURCE are shown Figure 6-5.

Figure 6-8: Vpixel Definition



Figure 6-9: The Relation of Vpixel Waveform with Gate and Source





### 6.6 VCOM Sensing

This functional block provides the scheme to select the optimal VCOM DC level. The VCOM value can be store in the OTP.

### 6.7 Gate and Programmable Source waveform

Programmable Source waveform of different phase length would be made according to the format of Figure 6-10.



Figure 6-10: Programmable Source and Gate waveform illustration

- There are totally 10 phases for programmable Source waveform of different phase length.
- The phase period defined as TP [n#] \* T<sub>FRAME</sub>, where TP [n#] range from 0 to 31.
- TP [n#] = 0 indicates phase skipped.
- Source Voltage Level: VS [n#-XY] is constant in each phase.
- The repeat counter defined as RP[n], which represents repeating TP[nA] and TP[nB].
  - RP[n] = 0 indicates run time =1, where RP[n] range from 0 to 63.
- VS [n-XY] indicates the voltage in phase n for transition from X to Y:
  - 00 VSS
  - 01 VSH
  - 10 VSL
- VS [n#-XY] and TP[n#] are stored in waveform lookup table register [LUT].



### 6.8 Waveform Look Up Table (LUT)

LUT contains 256 bits, which defines the display driving waveform settings. They are arranged in format shown in Figure 6-11.

in Decimal D7 D6 D5 D4 D3 D2 D1 D0 VS[0A - HH] VS[0A-HL] VS[0A - LH] VS[0A - LL] 0 1 VS[0B - HH] VS[0B - HL] VS[0B - LH] VS[0B - LL] 2 VS[1A - HH] VS[1A - HL] VS[1A - LH] VS[1A - LL] VS[1B - HH] VS[1B - HL] VS[1B - LH] VS[1B - LL] 3 4 VS[2A - HH] VS[2A - HL] VS[2A - LH] VS[2A - LL] 5 VS[2B - HH] VS[2B - HL] VS[2B - LH] VS[2B - LL] VS[3A - HH] VS[3A - HL] VS[3A - LH] VS[3A - LL] 6 7 VS[3B - HH] VS[3B - HL] **VS[3B - LH]** VS[3B - LL] VS[4A - HH] VS[4A - LL] VS[4A - HL] VS[4A - LH] 8 VS[4B - HL] 9 VS[4B - HH] VS[4B - LH] VS[4B - LL] 10 0x00 11 0x00 12 0x00 13 0x00 14 0x00 15 0x00 16 RP[0]\_ [2:0] Low bits TP[0A] 17 RP[0]\_ [5:3] High bits TP[0B] 18 RP[1] [2:0] Low bits **TP[1A]** 19 RP[1]\_ [5:3] High bits TP[1B] 20 RP[2]\_ [2:0] Low bits TP[2A] 21 RP[2]\_ [5:3] High bits TP[2B] 22 RP[3]\_ [2:0] Low bits TP[3A] 23 RP[3]\_ [5:3] High bits **TP[3B]** 24 RP[4]\_ [2:0] Low bits TP[4A] 25 RP[4]\_ [5:3] High bits **TP[4B]** 26 0x00 27 0x00 28 0x00 29 R3A A[6:0] 30 R04\_A[4:0] - VSH Setting 31 DUMMY R3B A[3:0]

Figure 6-11: VS[n-XY] and TP[n] mapping in LUT

LUT can be accessed by MCU interface or loaded from OTP.

4 registers are involved to set LUT from MCU interface

- LUT byte 0~28, the content of VS [n-XY], TP [n#], RP[n], are the parameter belonging to Register 0x32:
  - The parameter in bytes 10~15, 26~28 required to be 0x00 for normal operation.
- LUT byte 29, the content of dummy line, is the parameter belonging to Register 0x3A.
- LUT byte 30, the content of source level, is the parameter belonging to Register 0x04.
- LUT byte 31, the content of gate line width, is the parameter belonging to Register 0x3B.



### 6.9 OTP

### 6.9.1 The OTP information

The OTP is the non-volatile memory which can store:

- OTP Selection Option
- VCOM value
- Source value
- 7 set of WAVEFORM SETTING (WS) [256bits x 7]
- 6set of TEMPERATURE RANGE (TR) [24bits x 6]

# 6.9.2 The configuration required for OTP programming

Before programming the OTP with waveform setting ant temperature range, it is necessary to write the WS and the TR data into the on-chip RAM first. The configuration shown in below table must be followed.

| Command:<br>Data Entry mode setting              | C11,<br>D03         | Set Address automatic increment setting = X increment and Y increment Set Address counter update in X direction |
|--------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------|
| Command:<br>RAM X address start /end<br>position | C44,<br>D00,<br>D12 | Set RAM Address for S0 to S149                                                                                  |
| Command:<br>RAM Y address start /end<br>position | C45,<br>D00,<br>DF9 | Set RAM Address for G0 to G249                                                                                  |
| Command:<br>RAM X address counter                | C4E,<br>D00         | Set RAM X AC as 0                                                                                               |
| Command:<br>RAM Y address counter                | C4F,<br>D00         | Set RAM Y AC as 0                                                                                               |

For the detail operation flow for OTP programming, please refer to section 9.3 WS OTP Program.



### 6.9.3 The OTP content and address mapping

The mapping table of OTP is shown in Figure 6-12,

SPARE Default WRITE RAM OTP OTP ADDRESS D7 D6 D5 Π4 D3 D2 D1 D0 **ADDRESS** ADDRESS 256 257 258 2 3 259 VS[1B-HH VS[1B-HL] VS[1B-LH] 260 5 261 6 262 263 VS[3B-H] 8 264 9 265 VS[4B-HL] VS[4B-HH] 10 266 0x00 267 11 11 0 0x00 12 268 0x0013 14 270 0x00Λ 271 15 0x00WS [0] 16 272 16 RP[0][2:0] Low bits RP[0][5:3] High bits TP[0A] 17 TP[0B] 274 18 RP\_TP[1] 19 275 0 1 20 276 RP\_TP[2] 21 277 278 RP\_TP[3] 23 279 24 280 RP\_TP[4] 25 281 26 282 0x00 27 283 0x00 8 28 284 0x0029 285 286 R04\_A[4:0] - VSH Setting 31 287 DUMMY 32 288 13 WS[1] 63 192 448 10 WS[6] 223 224 480 TEMP[1L][7:0] 15 11 TEMP[1-H][3:0] TEMP[1L][11:8] TR1 225 481 TEMP[1-H][11:4] 226 482 227 483 TEMP[2L][7:0] TEMP[2-H][3:0] TEMP[2L][11:8] 228 484 TR2 229 485 TEMP[2-H][11:4] 12 TEMP[5L][7:0] 236 492 TEMP[5-H][3:0] 237 TEMP[5L][11:8] 493 TR5 TEMP[5-H][11:4] 238 494 10 239 495 TEMP[6L][7:0] TEMP[6-H][3:0] TEMP[6L][11:8] 240 496 TR6 241 497 TEMP[6-H][11:4] 13 12 242 498 DUMMY 243 499 DUMMY 244 500 DUMMY 245 DUMMY

Figure 6-12: The OTP Content and Address Mapping

### Remark:

- WS [m] means the waveform setting of temperature set m, the configuration are same as the definition in LUT. The corresponding low temperature range of WS[m] defined as TEMP [m-L] and high range defined as TEMP [m-H]
- Load WS [m] from OTP for LUT if Temp [m-L] < Temperature Register <= Temp [m-H]



### 6.10 Temperature Searching Mechanism

The OTP waveform mapping is following the mapping in Figure 6-13.

Figure 6-13: Waveform Setting and Temperature Range # mapping

| WS#                  | Waveform Setting no. #                                                           |
|----------------------|----------------------------------------------------------------------------------|
| TR#                  | Temperature Range no. #                                                          |
| LUT                  | 232 bit register storing the waveform setting (volatile)                         |
| Temperature register | 12bit Register storing (volatile)                                                |
| ОТР                  | A non-volatile storing 7 sets of waveform setting and 6 set of temperature range |
| WS_sel_address       | an address pointer indicating the selected WS#                                   |

| OTP (non-volatile) |     |
|--------------------|-----|
| WS0                |     |
| WS1                | TR1 |
| WS2                | TR2 |
| WS3                | TR3 |
| WS4                | TR4 |
| WS5                | TR5 |
| WS6                | TR6 |

### Temperature Searching Mechanism:

- Default selection is WS0.
- Compare temperature register from TR1 to TR6, in sequence. The last match will be recorded.
  - i.e., when the temperature register fall in TR3, WS3 will be selected.
  - i.e., when the temperature register fall in TR6, WS6 will be selected.
  - i.e., but when the temperature register fall in both TR3 and TR5, WS5 will be selected.
- If none of the range TR1 to TR6 is match, WS0 will be selected.

### User application:

- The default waveform should be programmed as WS0.
- There is no restriction on the sequence of TR1, TR2.... TR6.



### 6.11 Temperature Register Mapping

1. If the Temperature value MSByte bit D11 = 0, then

The temperature is positive and value (DegC) = + (Temperature value) / 16

2. If the Temperature value MSByte bit D11 = 1, then

The temperature is negative and value (DegC) =  $\sim$  (2's complement of Temperature value) / 16

| 12-bit binary<br>(2's complement) | Hexadecimal<br>Value | Decimal<br>Value | Value<br>[DegC] |
|-----------------------------------|----------------------|------------------|-----------------|
| 0111 1111 0000                    | 7F0                  | 2032             | 127             |
| 0111 1110 1110                    | 7EE                  | 2030             | 126.875         |
| 0111 1110 0010                    | 7E2                  | 2018             | 126.125         |
| 0111 1101 0000                    | 7D0                  | 2000             | 125             |
| 0001 1001 0000                    | 190                  | 400              | 25              |
| 0000 0000 0010                    | 002                  | 2                | 0.125           |
| 0000 0000 0000                    | 000                  | 0                | 0               |
| 1111 1111 1110                    | FFE                  | -2               | -0.125          |
| 1110 0111 0000                    | E70                  | -400             | -25             |
| 1100 1001 0010                    | C92                  | -878             | -54.875         |
| 1100 1001 0000                    | C90                  | -880             | -55             |



# 7 COMMAND TABLE

**Table 7-1: Command Table** 

| Com  | Command Table |     |                       |                |                       |                       |                       |                |                |                |                                |                                                                                                                                                                                                                                                            |  |
|------|---------------|-----|-----------------------|----------------|-----------------------|-----------------------|-----------------------|----------------|----------------|----------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| R/W# | D/C#          | Hex | D7                    | D6             | D5                    | D4                    | D3                    | D2             | D1             | D0             | Command                        | Description                                                                                                                                                                                                                                                |  |
| 0    | 0             | 01  | 0                     | 0              | 0                     | 0                     | 0                     | 0              | 0              | 1              | Driver Output control          | Gate setting                                                                                                                                                                                                                                               |  |
| 0    | 1             |     | <b>A</b> <sub>7</sub> | A <sub>6</sub> | <b>A</b> <sub>5</sub> | A <sub>4</sub>        | <b>A</b> <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> |                                | A[7:0]: MUX Gate lines setting as                                                                                                                                                                                                                          |  |
| 0    | 1             |     | 0                     | 0              | 0                     | 0                     | 0                     | B <sub>2</sub> | B <sub>1</sub> | B <sub>0</sub> |                                | (A[7:0] + 1)<br>POR = F9h + 1 MUX                                                                                                                                                                                                                          |  |
|      |               |     |                       |                |                       |                       |                       |                |                |                |                                | B[2:0]: Gate scanning sequence and direction  B[2]: GD  Selects the 1st output Gate GD=0 [POR], G0 is the 1st gate output channel, gate output sequence is G0,G1, G2, G3, GD=1, G1 is the 1st gate output channel, gate output sequence is G1, G0, G3, G2, |  |
|      |               |     |                       |                |                       |                       |                       |                |                |                |                                | B[1]: SM Change scanning order of gate driver. SM=0 [POR], G0, G1, G2, G3G249 (left and right gate interlaced) SM=1, G0, G2, G4G248, G1, G3,G249 B[0]: TB TB = 0 [POR], scan from G0 to G249 TB = 1, scan from G249 to G0.                                 |  |
| 0    | 0             | 03  | 0                     | 0              | 0                     | 0                     | 0                     | 0              | 1              | 1              | Gate Driving voltage           | Set Gate related driving voltage                                                                                                                                                                                                                           |  |
| 0    | 1             | 00  | 0                     | 0              | 0                     | A <sub>4</sub>        | A <sub>3</sub>        | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | Control                        | Jose Gate related arriving vertage                                                                                                                                                                                                                         |  |
| 0    | 1             |     | 0                     | 0              | 0                     | 0                     | B <sub>3</sub>        | B <sub>2</sub> | B <sub>1</sub> | B <sub>0</sub> |                                | A[4:0] = 10h [POR], VGH at 22V<br>B[3:0] = 0Ah [POR], VGL at -20V                                                                                                                                                                                          |  |
|      |               |     |                       |                |                       |                       |                       |                |                |                |                                | D[0.0] = 0AH [1 ON], VOL at -20V                                                                                                                                                                                                                           |  |
| 0    | 0             | 04  | 0                     | 0              | 0                     | 0                     | 0                     | 1              | 0              | 0              | Source Driving voltage Control | Set Source output voltage magnitude                                                                                                                                                                                                                        |  |
| 0    | 1             |     | 0                     | 0              | 0                     | <b>A</b> <sub>4</sub> | <b>A</b> <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | Control                        | A[4:0] = 19h [POR], VSH/VSL at +/-15V                                                                                                                                                                                                                      |  |
|      |               |     |                       |                |                       | 1                     | 1                     |                |                |                |                                |                                                                                                                                                                                                                                                            |  |
| 0    | 0             | 0F  | 0                     | 0              | 0                     | 0                     | 1                     | 1              | 1              | 1              | Gate scan start position       | Set the scanning start position of the gate                                                                                                                                                                                                                |  |
| 0    | 1             |     | A <sub>7</sub>        | $A_6$          | $A_5$                 | $A_4$                 | $A_3$                 | $A_2$          | A <sub>1</sub> | $A_0$          |                                | driver. The valid range is from 0 to 249.                                                                                                                                                                                                                  |  |
|      |               |     |                       |                |                       |                       |                       |                |                |                |                                | When TB=0:<br>SCN [7:0] = A[7:0]<br>A[7:0] = 00h [POR]<br>When TB=1:<br>SCN [7:0] = 249 - A[7:0]<br>A[7:0] = 00h [POR]                                                                                                                                     |  |



| Com  | command Table |     |                |                |                       |                |                       |                |                |                |                       |                                                                 |  |  |
|------|---------------|-----|----------------|----------------|-----------------------|----------------|-----------------------|----------------|----------------|----------------|-----------------------|-----------------------------------------------------------------|--|--|
| R/W# | D/C#          | Hex | D7             | D6             | D5                    | D4             | D3                    | D2             | D1             | D0             | Command               | Description                                                     |  |  |
| 0    | 0             | 10  | 0              | 0              | 0                     | 1              | 0                     | 0              | 0              | 0              | Deep Sleep mode       | Deep Sleep mode Control:                                        |  |  |
| 0    | 1             |     | 0              | 0              | 0                     | 0              | 0                     | 0              | 0              | A <sub>0</sub> |                       | A[0]: Description                                               |  |  |
|      |               |     |                |                |                       |                |                       |                |                |                |                       | 0 Normal Mode [POR]                                             |  |  |
|      |               |     |                |                |                       |                |                       |                |                |                |                       | 1 Enter Deep Sleep Mode                                         |  |  |
|      |               |     |                |                |                       |                |                       |                |                |                |                       |                                                                 |  |  |
| 0    | 0             | 11  | 0              | 0              | 0                     | 1              | 0                     | 0              | 0              | 1              | Data Entry mode       | Define data entry sequence                                      |  |  |
| 0    | 1             |     | 0              | 0              | 0                     | 0              | 0                     | $A_2$          | A <sub>1</sub> | $A_0$          | setting               | A [1:0] = ID[1:0]                                               |  |  |
|      |               |     |                |                |                       |                |                       |                |                |                |                       | Address automatic increment / decrement setting                 |  |  |
|      |               |     |                |                |                       |                |                       |                |                |                |                       | The setting of incrementing or                                  |  |  |
|      |               |     |                |                |                       |                |                       |                |                |                |                       | decrementing of the address counter can                         |  |  |
|      |               |     |                |                |                       |                |                       |                |                |                |                       | be made independently in each upper and                         |  |  |
|      |               |     |                |                |                       |                |                       |                |                |                |                       | lower bit of the address.                                       |  |  |
|      |               |     |                |                |                       |                |                       |                |                |                |                       | 00 –Y decrement, X decrement,                                   |  |  |
|      |               |     |                |                |                       |                |                       |                |                |                |                       | 01 –Y decrement, X increment,                                   |  |  |
|      |               |     |                |                |                       |                |                       |                |                |                |                       | 10 –Y increment, X decrement,                                   |  |  |
|      |               |     |                |                |                       |                |                       |                |                |                |                       | 11 –Y increment, X increment [POR]                              |  |  |
|      |               |     |                |                |                       |                |                       |                |                |                |                       | AIOL AM                                                         |  |  |
|      |               |     |                |                |                       |                |                       |                |                |                |                       | A[2] = AM Set the direction in which the address                |  |  |
|      |               |     |                |                |                       |                |                       |                |                |                |                       | counter is updated automatically after data                     |  |  |
|      |               |     |                |                |                       |                |                       |                |                |                |                       | are written to the RAM.                                         |  |  |
|      |               |     |                |                |                       |                |                       |                |                |                |                       | ANA O the address sounts is undetection                         |  |  |
|      |               |     |                |                |                       |                |                       |                |                |                |                       | AM= 0, the address counter is updated in the X direction. [POR] |  |  |
|      |               |     |                |                |                       |                |                       |                |                |                |                       | AM = 1, the address counter is updated in                       |  |  |
|      |               |     |                |                |                       |                |                       |                |                |                |                       | the Y direction.                                                |  |  |
|      |               |     |                |                |                       |                |                       |                |                |                |                       |                                                                 |  |  |
| 0    | 0             | 12  | 0              | 0              | 0                     | 1              | 0                     | 0              | 1              | 0              | SW RESET              | It resets the commands and parameters to                        |  |  |
|      |               |     |                |                |                       |                |                       |                |                |                |                       | their S/W Reset default values except                           |  |  |
|      |               |     |                |                |                       |                |                       |                |                |                |                       | R10h-Deep Sleep Mode Note: RAM are unaffected by this           |  |  |
|      |               |     |                |                |                       |                |                       |                |                |                |                       | command.                                                        |  |  |
|      | l             |     |                |                | <u> </u>              | <u> </u>       | <u> </u>              | <u> </u>       | <u> </u>       | <u> </u>       | l                     |                                                                 |  |  |
| 0    | 0             | 1A  | 0              | 0              | 0                     | 1              | 1                     | 0              | 1              | 0              | Temperature Sensor    | Write to temperature register.                                  |  |  |
| 0    | 1             |     | A <sub>7</sub> | A <sub>6</sub> | <b>A</b> <sub>5</sub> | A <sub>4</sub> | <b>A</b> <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | Control (Write to     |                                                                 |  |  |
| 0    | 1             |     | B <sub>7</sub> | B <sub>6</sub> | B <sub>5</sub>        | B <sub>4</sub> | 0                     | 0              | 0              | 0              | temperature register) | A[7:0] – MSByte 01111111[POR]                                   |  |  |
|      | '             |     | נֿ             | ב<br>ב         | <b>D</b> 5            | <b>D</b> 4     |                       |                |                |                |                       | B[7:0] – LSByte 11110000[POR]                                   |  |  |



| Com | man  | d Tal | ble            |                       |                       |                |                       |                |                |                |                        |                                                                                                     |
|-----|------|-------|----------------|-----------------------|-----------------------|----------------|-----------------------|----------------|----------------|----------------|------------------------|-----------------------------------------------------------------------------------------------------|
|     | D/C# | ı     | D7             | D6                    | D5                    | D4             | D3                    | D2             | D1             | D0             | Command                | Description                                                                                         |
| 0   | 0    | 20    | 0              | 0                     | 1                     | 0              | 0                     | 0              | 0              | 0              | Master Activation      | Activate Display Update Sequence  The Display Update Sequence Option is located at R22h             |
|     |      |       |                |                       |                       |                |                       |                |                |                |                        | User should not interrupt this operation to avoid corruption of panel images.                       |
| 0   | 0    | 21    | 0              | 0                     | 1                     | 0              | 0                     | 0              | 0              | 1              | Display Update Control | Option for Display Update                                                                           |
| 0   | 1    |       | A <sub>7</sub> | <b>A</b> <sub>6</sub> | <b>A</b> <sub>5</sub> | A <sub>4</sub> | <b>A</b> <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | 1                      | Bypass Option used for Pattern Display, which is used for display the RAM content into the Display  |
|     |      |       |                |                       |                       |                |                       |                |                |                |                        | OLD RAM Bypass option A [7] A[7] = 1: Enable bypass A[7] = 0: Disable bypass [POR]                  |
|     |      |       |                |                       |                       |                |                       |                |                |                |                        | NEW RAM Bypass option A [6] A[6] = 1: Enable bypass A[6] = 0: Disable bypass [POR]                  |
|     |      |       |                |                       |                       |                |                       |                |                |                |                        | A[5] value will be used as Old RAM for bypass. A[5] = 0 [POR]                                       |
|     |      |       |                |                       |                       |                |                       |                |                |                |                        | A[4] value will be used as New RAM for bypass. A[4] = 0 [POR]                                       |
|     |      |       |                |                       |                       |                |                       |                |                |                |                        | A[3]: the inverse option for OLD RAM<br>A[3] = 1: Enable inverse<br>A[3] = 0: Disable inverse [POR] |
|     |      |       |                |                       |                       |                |                       |                |                |                |                        | A[2]: the inverse option for NEW RAM<br>A[2] = 1: Enable inverse<br>A[2] = 0: Disable inverse [POR] |
|     |      |       |                |                       |                       |                |                       |                |                |                |                        | A[1:0] Initial Update Option - Source  Control:    A[1:0]   Transition                              |



| Com  | man  | d Tal | ole            |                |                       |                |                       |                |                       |                |                             |                                                                                                                                         |                           |
|------|------|-------|----------------|----------------|-----------------------|----------------|-----------------------|----------------|-----------------------|----------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|---------------------------|
| R/W# | D/C# | Hex   | D7             | D6             | D5                    | D4             | D3                    | D2             | D1                    | D0             | Command                     | Description                                                                                                                             |                           |
| 0    | 0    | 22    | 0              | 0              | 1                     | 0              | 0                     | 0              | 1                     | 0              | Display Update<br>Control 2 | Display Update Sequence C<br>Enable the stage for Master                                                                                |                           |
| 0    | 1    |       | A <sub>7</sub> | A <sub>6</sub> | <b>A</b> <sub>5</sub> | A <sub>4</sub> | <b>A</b> <sub>3</sub> | A <sub>2</sub> | <b>A</b> <sub>1</sub> | A <sub>0</sub> | CONTROL 2                   | Enable the stage for waster                                                                                                             | Paramet<br>er<br>(in Hex) |
|      |      |       |                |                |                       |                |                       |                |                       |                |                             | Enable Clock Signal, Then Enable Analog - Then Load LUT Then INIITIAL DISPLAY Then PATTERN DISPLAY Then Disable Analog Then Disable OSC | FF<br>[POR]               |
|      |      |       |                |                |                       |                |                       |                |                       |                |                             | Enable Clock Signal, Then Enable Analog - Then Load LUT Then PATTERN DISPLAY Then Disable Analog Then Disable OSC                       | F7                        |
|      |      |       |                |                |                       |                |                       |                |                       |                |                             | To Enable Clock Signal (CLKEN=1)                                                                                                        | 80                        |
|      |      |       |                |                |                       |                |                       |                |                       |                |                             | Enable Clock Signal, Then Enable Analog Then PATTERN DISPLAY Then Disable CP Then Disable OSC                                           | C7                        |
|      |      |       |                |                |                       |                |                       |                |                       |                |                             | To Enable Clock Signal,<br>then Enable Analog<br>(CLKEN=1, CPEN=1)                                                                      | C0                        |
|      |      |       |                |                |                       |                |                       |                |                       |                |                             | To INITIAL DISPLAY + PATTEN DISPLAY                                                                                                     | 0C                        |
|      |      |       |                |                |                       |                |                       |                |                       |                |                             | To INITIAL DISPLAY                                                                                                                      | 08                        |
|      |      |       |                |                |                       |                |                       |                |                       |                |                             | To DISPLAY PATTEN                                                                                                                       | 04                        |
|      |      |       |                |                |                       |                |                       |                |                       |                |                             | To Disable Analog,<br>then Disable Clock Signal<br>(CLKEN=1, CPEN=1)                                                                    | 03                        |
|      |      |       |                |                |                       |                |                       |                |                       |                |                             | To Disable Clock Signal (CLKEN=1)                                                                                                       | 01                        |
|      |      |       |                |                |                       |                |                       |                |                       |                |                             | Remark:<br>CLKEN=1:<br>If CLS=VDDIO then Enable<br>CLKEN=0:<br>If CLS=VDDIO then Disable                                                |                           |



| Com  | man  | d Tal | ole            |                |                |                |                |                |                |                |                                          |                                               |                                                        |                        |               |
|------|------|-------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|------------------------------------------|-----------------------------------------------|--------------------------------------------------------|------------------------|---------------|
| R/W# | D/C# | Hex   | D7             | D6             | D5             | D4             | D3             | D2             | D1             | D0             | Command                                  | Descript                                      | ion                                                    |                        |               |
| 0    | 0    | 24    | 0              | 0              | 1              | 0              | 0              | 1              | 0              | 0              | Write RAM                                | written in comman                             | command,<br>to the RAM<br>d is written.<br>accordingly | l until and<br>Address |               |
| 0    | 0    | 28    | 0              | 0              | 1              | 0              | 1              | 0              | 0              | 0              | VCOM Sense                               | for durati<br>VCOM va<br>The sens<br>register | on defined                                             | in 29h be              |               |
| 0    | 0    | 29    | 0              | 0              | 1              | 0              | 1              | 0              | 0              | 1              | VCOM Sense Duration                      | Stabling                                      | time betwee                                            | en enteri              | na VCOM       |
| 0    | 1    | 20    | 0              | 0              | 0              | 0              | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | V O O IVI O O II O O O O O O O O O O O O | sensing r                                     | mode and rense duration                                | eading a               | cquired.      |
|      |      |       |                |                |                |                |                |                |                |                |                                          | A[3:0] = 0                                    | 09h [POR],                                             | duration               | = 10s.        |
|      | _    | 0.4   | _              |                | _              |                | T .            |                | _              |                | D VOOM OTD                               | I <sub>D</sub>                                | \(\(\alpha\)                                           |                        | OTD           |
| 0    | 0    | 2A    | 0              | 0              | 1              | 0              | 1              | 0              | 1              | 0              | Program VCOM OTP                         | Program                                       | VCOM reg                                               | ister into             | OIP           |
| 0    | 0    | 2C    | 0              | 0              | 1              | 0              | 1              | 1              | 0              | 0              | Write VCOM register                      | Write VC                                      | OM registe                                             | r from M               | CU interface  |
| 0    | 1    | 20    | A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | A <sub>4</sub> | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | Write VOOW register                      |                                               | 00h [POR]                                              | 1 110111 101           | OO IIIICIIACC |
| "    | '    |       | Α/             | 76             | Λ5             | /\4            | /\3            | 7.2            | Λ1             | Αυ             |                                          | A[7:0]                                        | VCOM                                                   | A[7:0]                 | VCOM          |
|      |      |       |                |                |                |                |                |                |                |                |                                          | 0Fh                                           | -0.2                                                   | 5Ah                    | -1.7          |
|      |      |       |                |                |                |                |                |                |                |                |                                          | 14h                                           | -0.3                                                   | 5Fh                    | -1.8          |
|      |      |       |                |                |                |                |                |                |                |                |                                          | 19h                                           | -0.4                                                   | 64h                    | -1.9          |
|      |      |       |                |                |                |                |                |                |                |                |                                          | 1Eh                                           | -0.5                                                   | 69h                    | -2            |
|      |      |       |                |                |                |                |                |                |                |                |                                          | 23h                                           | -0.6                                                   | 6Eh                    | -2.1          |
|      |      |       |                |                |                |                |                |                |                |                |                                          | 28h<br>2Dh                                    | -0.7<br>-0.8                                           | 73h<br>78h             | -2.2<br>-2.3  |
|      |      |       |                |                |                |                |                |                |                |                |                                          | 32h                                           | -0.8                                                   | 7011<br>7Dh            | -2.3<br>-2.4  |
|      |      |       |                |                |                |                |                |                |                |                |                                          | 37h                                           | -0.9<br>-1                                             | 82h                    | -2.4          |
|      |      |       |                |                |                |                |                |                |                |                |                                          | 3Ch                                           | -1.1                                                   | 87h                    | -2.6          |
|      |      |       |                |                |                |                |                |                |                |                |                                          | 41h                                           | -1.2                                                   | 8Ch                    | -2.7          |
|      |      |       |                |                |                |                |                |                |                |                |                                          | 46h                                           | -1.3                                                   | 91h                    | -2.8          |
|      |      |       |                |                |                |                |                |                |                |                |                                          | 4Bh                                           | -1.4                                                   | 96h                    | -2.9          |
|      |      |       |                |                |                |                |                |                |                |                |                                          | 50h                                           | -1.5                                                   | 9Bh                    | -3            |
|      |      |       |                |                |                |                |                |                |                |                |                                          | 55h                                           | -1.6                                                   |                        |               |



| Com  | Command Table |     |                       |                |                       |                       |                       |                |                |                |                       |                                                                          |  |  |
|------|---------------|-----|-----------------------|----------------|-----------------------|-----------------------|-----------------------|----------------|----------------|----------------|-----------------------|--------------------------------------------------------------------------|--|--|
| R/W# | D/C#          | Hex | D7                    | D6             | D5                    | D4                    | D3                    | D2             | D1             | D0             | Command               | Description                                                              |  |  |
| 0    | 0             | 2F  | 0                     | 0              | 1                     | 0                     | 1                     | 1              | 1              | 1              | Status Bit Read       | A[1:0]: Chip ID (POR=01)                                                 |  |  |
| 1    | 1             |     | 0                     | 0              | 0                     | 0                     | 0                     | 0              | A <sub>1</sub> | A <sub>0</sub> |                       |                                                                          |  |  |
|      | '             |     |                       |                |                       |                       |                       |                |                |                |                       |                                                                          |  |  |
| 0    | 0             | 30  | 0                     | 0              | 1                     | 1                     | 0                     | 0              | 0              | 0              | Program WS OTP        | Program OTP of Waveform Setting                                          |  |  |
|      |               |     |                       |                |                       |                       |                       |                |                |                |                       | The contents should be written into RAM before sending this command.     |  |  |
|      |               |     |                       |                |                       |                       |                       |                |                |                |                       | -                                                                        |  |  |
| 0    | 0             | 32  | 0                     | 0              | 1                     | 1                     | 0                     | 0              | 1              | 0              | Write LUT register    | Write LUT register from MCU interface                                    |  |  |
| 0    | 1             |     | <b>A</b> <sub>7</sub> | A <sub>6</sub> | $A_5$                 | <b>A</b> <sub>4</sub> | <b>A</b> <sub>3</sub> | $A_2$          | A <sub>1</sub> | $A_0$          |                       | [00 h. tan] which contains the contact of                                |  |  |
| 0    | 1             |     | B <sub>7</sub>        | B <sub>6</sub> | B <sub>5</sub>        | B <sub>4</sub>        | Вз                    | B <sub>2</sub> | B <sub>1</sub> | B <sub>0</sub> |                       | [29 bytes], which contains the content of VS [n-XY], TP [n#], RP[n].     |  |  |
| 0    | 1             |     | :                     | :              | :                     | :                     | :                     | :              | :              | :              |                       | (i) (ii) (iii), (iii)                                                    |  |  |
| 0    | 1             |     |                       |                |                       |                       |                       |                |                |                |                       |                                                                          |  |  |
|      |               |     |                       |                |                       |                       |                       |                |                |                |                       |                                                                          |  |  |
| 0    | 0             | 36  | 0                     | 0              | 1                     | 1                     | 0                     | 1              | 1              | 0              | Program OTP selection | Program OTP Selection according to the OTP Selection Control [R37h]      |  |  |
|      |               |     |                       |                |                       |                       |                       |                |                | I              |                       |                                                                          |  |  |
| 0    | 0             | 37  | 0                     | 0              | 1                     | 1                     | 0                     | 1              | 1              | 1              | OTP selection Control | Write the OTP Selection:                                                 |  |  |
| 0    | 1             |     | <b>A</b> <sub>7</sub> | A <sub>6</sub> | <b>A</b> <sub>5</sub> | A <sub>4</sub>        | <b>A</b> <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> |                       | A[7]=1 spare VCOM OTP                                                    |  |  |
|      |               |     |                       |                |                       |                       |                       |                |                |                |                       | A[6] VCOM_Status                                                         |  |  |
|      |               |     |                       |                |                       |                       |                       |                |                |                |                       | A[5]=1 spare WS OTP                                                      |  |  |
|      |               |     |                       |                |                       |                       |                       |                |                |                |                       | A[4] WS_Status                                                           |  |  |
|      |               |     |                       |                |                       |                       |                       |                |                |                |                       | A[3:0] are reserved OTP bit. User can treat the bits as Version Control. |  |  |
|      |               |     |                       |                |                       |                       |                       |                |                |                |                       | וופמו ווופ טונס מס עפוטוטוו כטוונוטו.                                    |  |  |



| Con | Command Table |    |                |                       |                |                |                       |                |                |                |                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|---------------|----|----------------|-----------------------|----------------|----------------|-----------------------|----------------|----------------|----------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | D/C#          |    | D7             | D6                    | D5             | D4             | D3                    | D2             | D1             | D0             | Command               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 0   | 0             | ЗА | 0              | 0                     | 1              | 1              | 1                     | 0              | 1              | 0              | Set dummy line period | Set number of dummy line period                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0   | 1             |    | 0              | <b>A</b> <sub>6</sub> | A <sub>5</sub> | A <sub>4</sub> | Аз                    | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> |                       | A[6:0]: Number of dummy line period in term of TGate A[6:0] = 06h [POR]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |               |    |                |                       |                |                |                       |                |                |                |                       | Available setting 0 to 127.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 0   | 0             | 3B | 0              | 0                     | 1              | 1              | 1                     | 0              | 1              | 1              | Set Gate line width   | Set Gate line width (TGate)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 0   | 1             |    | 0              | 0                     | 0              | 0              | <b>A</b> <sub>3</sub> | $A_2$          | A <sub>1</sub> | $A_0$          |                       | A[3:0] Line width in us                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |               |    |                |                       |                |                |                       |                |                |                |                       | A[3:0] TGate / us 1011 78 [POR]  Remark: Default value will give 50Hz Frame frequency under 6 dummy line pulse setting.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |               |    |                |                       |                |                |                       |                |                |                |                       | puise setting.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 0   | 0             | 3C | 0              | 0                     | 1              | 1              | 1                     | 1              | 0              | 0              | Border Waveform       | Select border waveform for VBD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 0   | 1             |    | A <sub>7</sub> | A6                    | A5             | A4             | 0                     | 0              | A <sub>1</sub> | Ao             | Control               | A [7] Follow Source at Initial Update Display A [7]=0: [POR] A [7]=1: Follow Source at Initial Update Display for VBD, A [6:0] setting are being overridden at Initial Display STAGE.  A [6] Select GS Transition/ Fix Level for VBD A [6]=0: Select GS Transition A[3:0] for VBD A [6]=1: Select FIX level Setting A[5:4] for VBD  A [5:4] Fix Level Setting for VBD  A [5:4] VBD level 00 VSS 01 VSH 10 VSL 11[POR] HiZ  A [1:0] transition setting for VBD  (Select waveform like data A[3:2] to data A[1:0])  A [1:0] Transition 00 L 01 [POR] L 10 H 10 H 10 H 11 H |



| Com  | Command Table |     |                |                       |                       |                       |                       |                |                |                |                      |                                                         |  |  |  |
|------|---------------|-----|----------------|-----------------------|-----------------------|-----------------------|-----------------------|----------------|----------------|----------------|----------------------|---------------------------------------------------------|--|--|--|
| R/W# | D/C#          | Hex | D7             | D6                    | D5                    | D4                    | D3                    | D2             | D1             | D0             | Command              | Description                                             |  |  |  |
| 0    | 0             | 44  | 0              | 1                     | 0                     | 0                     | 0                     | 1              | 0              | 0              | Set RAM X - address  | Specify the start/end positions of the                  |  |  |  |
| 0    | 1             |     | 0              | 0                     | 0                     | <b>A</b> <sub>4</sub> | <b>A</b> <sub>3</sub> | $A_2$          | A <sub>1</sub> | A <sub>0</sub> | Start / End position | window address in the X direction by an address unit    |  |  |  |
| 0    | 1             |     | 0              | 0                     | 0                     | B <sub>4</sub>        | <b>B</b> <sub>3</sub> | B <sub>2</sub> | B <sub>1</sub> | B <sub>0</sub> |                      | address unit                                            |  |  |  |
|      |               |     |                |                       |                       |                       |                       |                |                |                |                      | A[4:0]: X-Start, POR = 00h<br>B[4:0]: X-End, POR = 12h  |  |  |  |
|      |               |     |                |                       |                       |                       |                       |                |                |                |                      |                                                         |  |  |  |
| 0    | 0             | 45  | 0              | 1                     | 0                     | 0                     | 0                     | 1              | 0              | 1              | Set Ram Y- address   | Specify the start/end positions of the                  |  |  |  |
| 0    | 1             |     | A <sub>7</sub> | $A_6$                 | <b>A</b> <sub>5</sub> | <b>A</b> <sub>4</sub> | <b>A</b> <sub>3</sub> | $A_2$          | A <sub>1</sub> | A <sub>0</sub> | Start / End position | window address in the Y direction by an address unit    |  |  |  |
| 0    | 1             |     | B <sub>7</sub> | B <sub>6</sub>        | B <sub>5</sub>        | B <sub>4</sub>        | B <sub>3</sub>        | B <sub>2</sub> | B₁             | B <sub>0</sub> |                      | A[7:0]: Y-Start, POR = 00h<br>B[7:0]: Y-End, POR = F9h  |  |  |  |
|      |               |     |                |                       |                       |                       |                       |                |                |                |                      |                                                         |  |  |  |
| 0    | 0             | 4E  | 0              | 1                     | 0                     | 0                     | 1                     | 1              | 1              | 0              | Set RAM X address    | Make initial settings for the RAM X                     |  |  |  |
| 0    | 1             |     | 0              | 0                     | 0                     | $A_4$                 | A <sub>3</sub>        | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | counter              | address in the address counter (AC) A[4:0]: POR is 00h. |  |  |  |
|      |               |     |                |                       |                       |                       |                       |                |                |                |                      |                                                         |  |  |  |
| 0    | 0             | 4F  | 0              | 1                     | 0                     | 0                     | 1                     | 1              | 1              | 1              | Set RAM Y address    | Make initial settings for the RAM Y                     |  |  |  |
| 0    | 1             |     | A <sub>7</sub> | <b>A</b> <sub>6</sub> | <b>A</b> <sub>5</sub> | <b>A</b> <sub>4</sub> | <b>A</b> <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | counter              | address in the address counter (AC) A[7:0]: POR is 00h. |  |  |  |



### 8 COMMAND DESCRIPTION

### 8.1 Driver Output Control (01h)

This double byte command has multiple configurations and each bit setting is described as follows:

| R/W | DC  | IB7    | IB6    | IB5    | IB4    | IB3    | IB2    | IB1    | IB0    |
|-----|-----|--------|--------|--------|--------|--------|--------|--------|--------|
| W   | 1   | MUX[7] | MUX[6] | MUX[5] | MUX[4] | MUX[3] | MUX[2] | MUX[1] | MUX[0] |
| PC  | POR |        | 1      | 1      | 1      | 1      | 0      | 0      | 1      |
| W   | 1   |        |        |        |        |        | GD     | SM     | ТВ     |
| POR |     |        |        |        |        |        | 0      | 0      | 0      |

### MUX[7:0]:

Specify number of lines for the driver: MUX[7:0] + 1. Multiplex ratio (MUX ratio) from 16 MUX to 250MUX.

### GD.

Selects the 1st output Gate

This bit is made to match the GATE layout connection on the panel. It defines the first scanning line.

### SM:

Change scanning order of gate driver.

When SM is set to 0, left and right interlaced is performed.

When SM is set to 1, no splitting odd / even of the GATE signal is performed,

Output pin assignment sequence is shown as below (for 250 MUX ratio):

|        | SM=0   | SM=0   | SM=1   | SM=1   |
|--------|--------|--------|--------|--------|
| Driver | GD=0   | GD=1   | GD=0   | GD=1   |
| G0     | ROW0   | ROW1   | ROW0   | ROW125 |
| G1     | ROW1   | ROW0   | ROW125 | ROW0   |
| G2     | ROW2   | ROW3   | ROW1   | ROW126 |
| G3     | ROW3   | ROW2   | ROW126 | ROW1   |
| :      | •      | •      | •      | :      |
| G123   | ROW123 | ROW122 | ROW186 | ROW61  |
| G124   | ROW124 | ROW125 | ROW62  | ROW187 |
| G125   | ROW125 | ROW124 | ROW187 | ROW62  |
| G126   | ROW126 | ROW127 | ROW63  | ROW188 |
| :      | :      | :      | :      | :      |
| G246   | ROW246 | ROW247 | ROW123 | ROW248 |
| G247   | ROW247 | ROW246 | ROW248 | ROW123 |
| G248   | ROW248 | ROW249 | ROW124 | ROW249 |
| G249   | ROW249 | ROW248 | ROW249 | ROW124 |

See "Scan Mode Setting" on next page.

### TB:

Change scanning direction of gate driver.

This bit defines the scanning direction of the gate for flexible layout of signals in module either from up to down (TB = 0) or from bottom to up (TB = 1).

The output pin assignment on different scan mode setting is shown in Figure 8-1.



SM = 0SM = 1GD = 0ROW0 ROW0 ROW1 ROW1 . . . ROW2 . . . ROW124 ... ROW124 ROW125 ROW126 ROW125 ROW127 ROW126 ROW127 ROW248 ROW249 ROW249 G G 1 1 G G 2 2 G G 1 1 G G G 3 5 G G GG 0 2 2 4 4 4 2 2 2 4 4 2 2 9 8 6 4 9 8 Pad 1, 2, 3,... Pad 1,2,3,... Gold Bumps face up Gold Bumps face up GD = 1 ROW0 ROW0 ROW1 ROW1 . . . . . . ROW124 ROW124 ROW125 ROW126 ROW125 ROW127 ROW126 ROW127 . . . ROW248 ROW249 ROW249 G G G G G G G G G G G G 2 2 4 2 0 1 1 1 1 3 5 2 2 2 7 2 4 4 2 2 4 4 9 8 6 4 9 8 Pad 1,2,3,... Pad 1,2,3,... Gold Bumps face up Gold Bumps face up

Figure 8-1: Output pin assignment on different Scan Mode Setting



# 8.2 Gate Scan Start Position (0Fh)

This command is to set Gate Start Position for determining the starting gate of display RAM by selecting a value from 0 to 249 and each bit setting is described as follows:

| R/W | DC | IB7  | IB6  | IB5  | IB4  | IB3  | IB2  | IB1  | IB0  |
|-----|----|------|------|------|------|------|------|------|------|
| W   | 1  | SCN7 | SCN6 | SCN5 | SCN4 | SCN3 | SCN2 | SCN1 | SCN0 |
| POR |    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

Figure 8-2 shows an example using this command of this command when MUX ratio= 250 and MUX ratio= 125 "ROW" means the graphic display data RAM row.

Figure 8-2: Example of Set Display Start Line with no Remapping

| F                  |                                       |                           |                           |
|--------------------|---------------------------------------|---------------------------|---------------------------|
|                    | MUX ratio (01h) = F9h                 | MUX ratio (01h) = 7Ch     | MUX ratio (01h) = 7Ch     |
| GATE Pin           | Gate Start Position (0Fh)             | Gate Start Position (0Fh) | Gate Start Position (0Fh) |
|                    | = 000h                                | = 000h                    | = 046h                    |
| G0                 | ROW0                                  | ROW0                      | -                         |
| G1                 | ROW1                                  | ROW1                      | -                         |
| G2                 | ROW2                                  | ROW2                      | -                         |
| G3                 | ROW3                                  | ROW3                      | -                         |
| :                  | :                                     | :                         | :                         |
| :                  | :                                     | :                         | :                         |
| G68                | :                                     | :                         | -                         |
| G69                | :                                     | :                         | -                         |
| G70                | :                                     | :                         | ROW70                     |
| G71                | :                                     | :                         | ROW71                     |
| :                  | :                                     | :                         | :                         |
| :                  | :                                     | :                         | :                         |
| G123               | ROW123                                | ROW123                    | :                         |
| G124               | ROW124                                | ROW124                    | :                         |
| G125               | ROW125                                | -                         | :                         |
| G126               | ROW126                                | -                         | :                         |
| :                  |                                       |                           |                           |
|                    | •                                     |                           | •                         |
| G193               | •                                     |                           | ROW193                    |
| G194               | •                                     | · ·                       | ROW194                    |
| G195               | •                                     | · ·                       | -                         |
| G196               | · · · · · · · · · · · · · · · · · · · | :                         | _                         |
| :                  | · · · · · · · · · · · · · · · · · · · |                           |                           |
| :                  | •                                     |                           | :                         |
| G246               | ROW246                                | -                         | ·                         |
| G246<br>G247       | ROW247                                |                           | -                         |
| G247<br>G248       | ROW247<br>ROW248                      | -                         | -                         |
|                    |                                       |                           | -                         |
| G249               | ROW249                                | -                         | -                         |
| Display<br>Example | SOLOMON                               |                           | SOLOMON                   |



### 8.3 Data Entry Mode Setting (11h)

This command has multiple configurations and each bit setting is described as follows:

| R/W | DC | IB7 | IB6 | IB5 | IB4 | IB3 | IB2 | IB1 | IB0 |
|-----|----|-----|-----|-----|-----|-----|-----|-----|-----|
| W   | 1  |     |     |     |     |     | AM  | ID1 | ID0 |
| POR |    | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

**ID[1:0]:** The address counter is automatically incremented by 1, after data is written to the RAM when ID[1:0] = "01". The address counter is automatically decremented by 1, after data is written to the RAM when ID[1:0] = "00". The setting of incrementing or decrementing of the address counter can be made independently in each upper and lower bit of the address. The direction of the address when data is written to the RAM is set by AM bits.

**AM:** Set the direction in which the address counter is updated automatically after data are written to the RAM. When AM = "0", the address counter is updated in the X direction. When AM = "1", the address counter is updated in the Y direction. When window addresses are selected, data are written to the RAM area specified by the window addresses in the manner specified with ID[1:0] and AM bits.



The pixel sequence is defined by the ID [0],





### 8.4 Set RAM X - Address Start / End Position (44h)

| R/W | DC   | IB7 | IB6 | IB5 | IB4  | IB3  | IB2  | IB1  | IB0  |
|-----|------|-----|-----|-----|------|------|------|------|------|
| W   | 1    |     |     |     | XSA4 | XSA3 | XSA2 | XSA1 | XSA0 |
| PC  | )R   | 0   | 0   | 0   | 0    | 0    | 0    | 0    | 0    |
| W   | 1    |     |     |     | XEA4 | XEA3 | XEA2 | XEA1 | XEA0 |
| PC  | DR . | 0   | 0   | 0   | 1    | 0    | 0    | 1    | 0    |

**XSA[4:0]/XEA[4:0]:** Specify the start/end positions of the window address in the X direction by 8 times address unit. Data is written to the RAM within the area determined by the addresses specified by XSA [4:0] and XEA [4:0]. These addresses must be set before the RAM write.

It allows on XEA [4:0]  $\leq$  XSA [4:0]. The settings follow the condition on 00h  $\leq$  XSA [4:0], XEA [4:0]  $\leq$  12h. The windows is followed by the control setting of Data Entry Setting (R11h)

#### 8.5 Set RAM Y - Address Start / End Position (45h)

| R/W | DC | IB7  | IB6  | IB5  | IB4  | IB3  | IB2  | IB1  | IB0  |
|-----|----|------|------|------|------|------|------|------|------|
| W   | 1  | YSA7 | YSA6 | YSA5 | YSA4 | YSA3 | YSA2 | YSA1 | YSA0 |
| POR | 0  | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| W   | 1  | YEA7 | YEA6 | YEA5 | YEA4 | YEA3 | YEA2 | YEA1 | YEA0 |
| PC  | R  | 1    | 1    | 1    | 1    | 1    | 0    | 0    | 1    |

**YSA[7:0]/YEA[7:0]:** Specify the start/end positions of the window address in the Y direction by an address unit. Data is written to the RAM within the area determined by the addresses specified by YSA [7:0] and YEA [7:0]. These addresses must be set before the RAM write.

It allows YEA [7:0]  $\leq$  YSA [7:0]. The settings follow the condition on 00h  $\leq$  YSA [7:0], YEA [7:0]  $\leq$  F9h. The windows is followed by the control setting of Data Entry Setting (R11h)

### 8.6 Set RAM Address Counter (4Eh-4Fh)

| Reg# | R/W | DC | IB7  | IB6  | IB5  | IB4  | IB3  | IB2  | IB1  | IB0  |
|------|-----|----|------|------|------|------|------|------|------|------|
| 4Eh  | W   | 1  |      |      |      | XAD4 | XAD3 | XAD2 | XAD1 | XAD0 |
|      | POR |    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| 4Fh  | W   | 1  | YAD7 | YAD6 | YAD5 | YAD4 | YAD3 | YAD2 | YAD1 | YAD0 |
|      | POR |    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

**XAD[4:0]:** Make initial settings for the RAM X address in the address counter (AC). **YAD[7:0]:** Make initial settings for the RAM Y address in the address counter (AC).

After RAM data is written, the address counter is automatically updated according to the settings with AM, ID bits and setting for a new RAM address is not required in the address counter. Therefore, data is written consecutively without setting an address. The address counter is not automatically updated when data is read out from the RAM. RAM address setting cannot be made during the standby mode. The address setting should be made within the area designated with window addresses which is controlled by the Data Entry Setting (R11h) {AM, ID[1:0]}; RAM Address XStart / XEnd Position (R44h) and RAM Address Ystart / Yend Position (R45h). Otherwise undesirable image will be displayed on the Panel.



# 9 Typical Operating Sequence

9.1 Normal Display

| Sequence | <b>Action by</b> | Command | Action Description                                              | Remark     |
|----------|------------------|---------|-----------------------------------------------------------------|------------|
| 1        | User             | -       | Power on (VCI supply);                                          |            |
| 2        | User             | -       | HW Reset                                                        |            |
|          | User             | C 12    | Command: SW Reset                                               |            |
|          | IC               |         | After HW reset, the IC will have                                |            |
|          |                  |         | Registers load with POR value                                   |            |
|          |                  |         |                                                                 | BUSY = H   |
|          |                  |         | VCOM register loaded with OTP value IC enter idle mode          |            |
|          | User             | _       | Wait until BUSY = L                                             |            |
| 3        | 0301             | -       | Send initial code to driver including setting of                |            |
|          | User             | C 01    | Command: Driver Output Control                                  |            |
|          | 0001             | 0 0 1   | (MUX, Source gate scanning direction)                           |            |
|          | User             | C 3A    | Command: Set dummy line period                                  |            |
|          | User             | C 3B    | Command: Set Gate line width                                    |            |
|          | User             | C 3C    | Command: Border waveform control                                |            |
| 4        |                  | -       | Data operations                                                 |            |
|          | User             | C 11    | Command: Data Entry mode setting                                |            |
|          | User             | C 44    | Command: RAM X address start /end position                      |            |
|          | User             | C 45    | Command: RAM Y address start /end position                      |            |
|          | User             | C 4E    | Command: RAM X address counter                                  |            |
|          | User             | C 4F    | Command: RAM Y address counter                                  |            |
|          | User             | C 24    | Command: write RAM                                              |            |
|          | -                |         | Ram Content for Display                                         |            |
| 5        | User             | C 22    | Command: Display Update Control 2                               |            |
|          | User             | C 20    | Command: Master Activation                                      |            |
|          | IC               | -       | Booster and regulators turn on                                  |            |
|          | IC               | -       | Load LUT register with corresponding waveform setting stored in | BUSY = H   |
|          | IC               | -       | Send output waveform according initial update option            | 10031 - 11 |
|          | IC               |         | Send output waveform according to data                          |            |
|          | IC               | -       | Booster and Regulators turn off                                 |            |
|          | IC               | -       | Back to idle mode                                               |            |
|          | User             | -       | Wait until BUSY = L                                             |            |
| 6        | User             | -       | IC power off;                                                   |            |



|          | OM OTP Pr    |           |                                                                    |                        |
|----------|--------------|-----------|--------------------------------------------------------------------|------------------------|
| Sequence | Action by    | Command   | Action Description                                                 | Remark                 |
| 1        | User         | -         | Power on (VCI and VPP supply)                                      |                        |
| 2        | User         | -         | HW Reset                                                           |                        |
|          | User         | C 12      | Command: SW Reset                                                  | BUSY = H               |
|          | User         | -         | Wait until BUSY = L                                                |                        |
| 3        | User         | C 22      | Command: Display Update Control 2 and                              |                        |
|          |              | D 80      | Master Activation                                                  | BUSY = H               |
|          |              | C 20      | (Enable clock signal)                                              |                        |
|          | User         | -         | Wait until BUSY = L                                                |                        |
| 4        | User         | C 37      | Proceed OTP sequence.                                              | OTP selection          |
|          |              |           | Command: OTP selection Control (default or spare)                  | register               |
| 5        | User         | C 36      | Command: Program OTP selection                                     | BUSY = H               |
| 5        | User         | -         | Wait until BUSY = L                                                | B031 = 11              |
|          | User         |           | Power OFF (VPP supply)                                             |                        |
| 6        | USEI         | <u>-</u>  | Send initial code to driver including setting of (or leave as POR) |                        |
| O        | User         | -<br>C 22 | Command: Display Update Control 2                                  |                        |
|          | USEI         | D 40      | (Booster on and High voltage ready)                                |                        |
|          | User         | C 01      | Command: Driver Output Control                                     | _                      |
|          | 0301         |           | (MUX, Source gate scanning direction)                              |                        |
|          | User         | C 03      | Command: Gate Driving voltage Control                              | VCOM sensing           |
|          | User         | C 04      | Command: Source Driving voltage Control                            | should have            |
|          | User         | C 3A      | Command: Set dummy line period                                     | same setting           |
|          | User         | C 3B      | Command: Set Gate line width                                       | _during<br>application |
|          | User         | C 32      | Command: Write LUT register                                        |                        |
|          | USEI         | C 32      | VCOM sense required full set of LUT for operation, USER            |                        |
|          |              |           | required writing LUT in register 32h                               |                        |
|          |              | _         | LUT parameter                                                      |                        |
|          | User         | C 20      | Command: Master Activation                                         |                        |
|          |              |           | Perform the turn off analog operation                              | BUSY = H               |
|          |              |           | (assigned by R22h) [Enable Analog blocks]                          |                        |
|          | User         | -         | Wait until BUSY = L                                                |                        |
| 7        | User         | C 29      | Command: VCOM Sense Duration                                       |                        |
| 8        | User         | C 28      | Command: VCOM sense                                                |                        |
|          | IC           | -         | VCOM pin in sensing mode                                           |                        |
|          | IC           | -         | All Source cell have VSS output                                    |                        |
|          |              |           | All Gate scanning continuously                                     | BUSY = H               |
|          | IC           | -         | According to R29h                                                  |                        |
|          | IC           | -         | Detect VCOM voltage and store in register                          |                        |
|          | IC           | -         | All Gate Stop Scanning.                                            |                        |
|          | User         | -         | Wait until BUSY = L                                                |                        |
| 9        | User         | C 22      | Command: Display Update Control 2 and                              |                        |
|          |              | D 02      | Master Activation                                                  | BUSY = H               |
|          |              | C 20      | (Booster and High voltage disable)                                 |                        |
|          | User         | -         | Wait until BUSY = L                                                |                        |
|          | User         | -         | Power On (VPP supply)                                              |                        |
| 10       | User         | C 2A      | Command: Program VCOM OTP                                          | BUSY = H               |
|          | User         | -         | Wait until BUSY = L                                                |                        |
| 11       | User         | C 22      | Command: Display Update Control 2 and                              | D11077                 |
|          |              | D 01      | Master Activation                                                  | BUSY = H               |
|          | Lloor        | C 20      | (Disable clock signal)                                             |                        |
| 12       | User<br>User |           | Wait until BUSY = L IC power off (VCI and VPP Supply)              |                        |
| 12       | USEI         | <u>-</u>  | power on (vor and ver supply)                                      |                        |



9.3 WS OTP Program

| 9.3 WS | OTP Prog | ram     | That Board                                   | <u> </u>      |
|--------|----------|---------|----------------------------------------------|---------------|
| _      |          | Command | Action Description                           | Remark        |
| 1      | User     | -       | Power on (VCI supply)                        |               |
| 2      | User     | -       | Power on (VPP supply)                        |               |
| 3      | User     | -       | HW Reset                                     |               |
|        | User     | C 12    | Command: SW Reset                            | BUSY = H      |
|        | User     | -       | Wait until BUSY = L                          |               |
| 4      | User     | C 22    | Command: Display Update Control 2 and        |               |
|        |          | D 80    | Master Activation                            | BUSY = H      |
|        |          | C 20    | (Enable clock signal)                        |               |
|        | User     | -       | Wait BUSY = L                                |               |
| 5      | User     | C 11    | Command: Data Entry mode setting             |               |
|        |          | D 03    | Set Address automatic increment setting =    |               |
|        |          |         | X increment and Y increment                  |               |
|        |          |         | Set Address counter update in X direction    |               |
| 6      | User     | C 44    | Command: RAM X address start /end position   |               |
|        |          | D 00    |                                              |               |
|        |          | D 12    | Set RAM X address start /end from S0 to S149 |               |
| 7      | User     | C 45    | Command: RAM Y address start /end position   |               |
|        |          | D 00    | Set RAM Y address start /end from G0 to G249 |               |
|        |          | D F9    |                                              |               |
| 8      | User     | C 4E    | Command: RAM X address counter               |               |
|        |          | D 00    | Set RAM X address counter as 0               |               |
| 9      | User     | C 4F    | Command: RAM Y address counter               |               |
|        |          | D 00    | Set RAM Y address counter as 0               |               |
| 10     | User     | C 37    | Proceed OTP sequence.                        | OTP selection |
|        |          |         | Command: OTP selection Control               | register      |
| 4.4    |          |         | (default or spare)                           | DI IOY II     |
| 11     | User     | C 36    | Command: Program OTP selection               | BUSY = H      |
|        | User     | -       | Wait BUSY = L                                |               |
| 12     | User     | C 24    | Write corresponding data into RAM            |               |
|        |          |         | Following specific format                    |               |
|        |          |         | Write into RAM                               |               |
|        |          |         | Full LUT                                     |               |
| 13     | User     | C 4E    | Command: RAM address start /end position     |               |
| 10     | 0001     | D 00    | (Initial Ram address counter)                |               |
|        |          | C 4F    | (milai Hain address ssums)                   |               |
|        |          | D 00    |                                              |               |
| 14     | User     | C 30    | Command: Program WS OTP                      | BUSY = H      |
|        |          |         | Waveform Setting OTP programming             |               |
|        | User     | -       | Wait BUSY = L                                |               |
| 15     | User     | C 22    | Command: Display Update Control 2 and        |               |
|        | 3301     | D 01    | Communa. Diopidy Opadio Control 2 and        |               |
|        |          | C 20    | Master Activation                            | BUSY = H      |
|        |          | 20      | (Disable clock signal)                       | 500 / - 11    |
|        | User     | 1_      | Wait BUSY = L                                |               |
| 16     | User     | _       | Power off VPP and VCI                        |               |
|        | 10001    | I .     | provider on viriand vol                      | ı             |



### 10 ABSOLUTE MAXIMUM RATING

Table 10-1: Maximum Ratings

| Symbol           | Parameter                   | Rating                         | Unit |
|------------------|-----------------------------|--------------------------------|------|
| Vcı              | Logic supply voltage        | -0.5 to +4.0                   | V    |
| Vin              | Logic Input voltage         | -0.5 to V <sub>DDIO</sub> +0.5 | V    |
| Vout             | Logic Output voltage        | -0.5 to V <sub>DDIO</sub> +0.5 | V    |
| T <sub>OPR</sub> | Operation temperature range | -40 to +85                     | °C   |
| T <sub>STG</sub> | Storage temperature range   | -65 to +150                    | °C   |

Maximum ratings are those values beyond which damages to the device may occur. Functional operation should be restricted to the limits in the Electrical Characteristics tables or Pin Description section

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance circuit. For proper operation it is recommended that  $V_{Cl}$  be constrained to the range  $V_{SS} < V_{Cl}$ . Reliability of operation is enhanced if unused input is connected to an appropriate logic voltage level (e.g., either  $V_{SS}$  or  $V_{DDlO}$ ). Unused outputs must be left open. This device may be light sensitive. Caution should be taken to avoid exposure of this device to any light source during normal operation. This device is not radiation protected.



# 11 DC CHARACTERISTICS

The following specifications apply for: VSS=0V, VCI=3.0V, VDD=1.8V, T<sub>OPR</sub>=25°C.

Table 11-1: DC Characteristics

| Symbol                 | Parameter                        | Test Condition                                                                                                                              | Applicable pin | Min.                 | Тур. | Max.                 | Unit |
|------------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------|------|----------------------|------|
| Vss                    | Ground                           |                                                                                                                                             |                |                      | 0    |                      | V    |
| Vcı                    | VCI operation voltage            |                                                                                                                                             | VCI            | 2.4                  | 3.0  | 3.7                  | V    |
| $V_{DD}$               | VDD operation voltage            |                                                                                                                                             | VDD            | 1.7                  | 1.8  | 1.9                  | V    |
| V <sub>COM</sub>       | VCOM output voltage              |                                                                                                                                             | VCOM           | -3.0                 |      | -0.2                 | V    |
| VGATE                  | Gate output voltage              |                                                                                                                                             | G0-249         | -20                  |      | +22                  | V    |
| V <sub>GATE(p-p)</sub> | Gate output peak to peak voltage |                                                                                                                                             | G0-249         |                      |      | 42                   | V    |
| VsH                    | Positive Source output voltage   |                                                                                                                                             | S0-149         |                      | +15  |                      | V    |
| VsL                    | Negative Source output voltage   |                                                                                                                                             | S0-149         |                      | -VSH |                      | V    |
| ViH                    | High level input voltage         | VCI = VDDIO                                                                                                                                 |                | 0.8V <sub>DDIO</sub> |      |                      | V    |
| VIL                    | Low level input voltage          | VCI = VDDIO                                                                                                                                 |                |                      |      | 0.2V <sub>DDIO</sub> | V    |
| Vон                    | High level output voltage        | VCI = VDDIO<br>IOH = -100uA                                                                                                                 |                | 0.9V <sub>DDIO</sub> |      |                      | V    |
| V <sub>OL</sub>        | Low level output voltage         | VCI = VDDIO<br>IOL = 100uA                                                                                                                  |                |                      |      | 0.1V <sub>DDIO</sub> | V    |
| V <sub>PP</sub>        | OTP Program voltage              |                                                                                                                                             | VPP            | 7.25                 | 7.5  | 7.75                 | V    |
| DIslp_VCI              | Deep sleep mode current          | <ul> <li>DC/DC off</li> <li>No clock,</li> <li>No output load</li> <li>No MCU interface<br/>access</li> <li>RAM data retain only</li> </ul> | VCI            |                      | 2    | 5                    | uA   |
| Islp_VCI               | Sleep mode current               | and cannot access the RAM  - DC/DC off - No clock - No output load - MCU interface access - RAM data access                                 | VCI            |                      | 35   | 50                   | uA   |



| Symbol           | Parameter         | <b>Test Condition</b> | Applicable pin | Min.  | Тур. | Max.  | Unit |
|------------------|-------------------|-----------------------|----------------|-------|------|-------|------|
| lopr_VCI         | Operating current | - DC/DC on            | VCI            |       | 2000 |       | uA   |
|                  |                   | - VGH=22V             |                |       |      |       |      |
|                  |                   | - VGL=-20V            |                |       |      |       |      |
|                  |                   | - VSH=15V             |                |       |      |       |      |
|                  |                   | - VSL=-15V            |                |       |      |       |      |
|                  |                   | - VCOM = -2V          |                |       |      |       |      |
|                  |                   | - No waveform         |                |       |      |       |      |
|                  |                   | transitions.          |                |       |      |       |      |
|                  |                   | - No loading.         |                |       |      |       |      |
|                  |                   | - No RAM read/write   |                |       |      |       |      |
|                  |                   | - No OTP read /write  |                |       |      |       |      |
|                  |                   | - Osc on              |                |       |      |       |      |
|                  |                   | - Bandgap on          |                |       |      |       |      |
| V <sub>GH</sub>  | Operating Mode    | VCI=3.0V              | VGH            | 21    | 22   | 23    | V    |
| VsH              | Output Voltage    | DC/DC on              | VSH            | 14.5  | 15   | 15.5  | V    |
| V <sub>сом</sub> |                   | VGH=22V               | VCOM           | -2.5  | -2   | -1.5  | V    |
| V <sub>SL</sub>  |                   | VGL=-20V              | VSL            | -15.5 | -15  | -14.5 | V    |
| $V_{GL}$         |                   | VSH=15V               | VGL            | -21   | -20  | -19   | V    |
|                  |                   | VSL=-15V              |                |       |      |       |      |
|                  |                   | VCOM = -2V            |                |       |      |       |      |
|                  |                   | No waveform           |                |       |      |       |      |
|                  |                   | transitions.          |                |       |      |       |      |
|                  |                   | No loading.           |                |       |      |       |      |
|                  |                   | Osc on                |                |       |      |       |      |
|                  |                   | Bandgap on            |                |       |      |       |      |

**Table 11-2: Regulators Characteristics** 

| Symbol | Parameter    | Test Condition | Applicable pin | Min. | Тур. | Max. | Unit |
|--------|--------------|----------------|----------------|------|------|------|------|
| IVGH   | VGH current  | VGH = 22V      | VGH            |      |      | 300  | uA   |
| IVGL   | VGL current  | VGL = -20V     | VGL            |      |      | 300  | uA   |
| IVSH   | VSH current  | VSH = +15V     | VSH            |      |      | 750  | uA   |
| IVSL   | VSL current  | VSL = -15V     | VSL            |      |      | 750  | uA   |
| IVCOM  | VCOM current | VCOM = -2V     | VCOM           |      |      | 100  | uA   |



# 12 AC CHARACTERISTICS

# 12.1 Oscillator frequency

The following specifications apply for: VSS=0V, VCI=3.0V, VDD=1.8V, T<sub>OPR</sub>=25°C.

Table 12-1: Oscillator Frequency

| Symbol | Parameter           | Test Condition  | Applicable pin | Min. | Тур. | Max. | Unit |
|--------|---------------------|-----------------|----------------|------|------|------|------|
|        | Internal Oscillator | VCI=2.4 to 3.7V | CL             | 0.95 | 1    | 1.05 | MHz  |
|        | frequency           |                 |                |      |      |      |      |



### 12.2 Interface Timing

### 12.2.1 Serial Peripheral Interface

The Serial Peripheral Interface Timing Characteristics is shown in Table 12-2 and Figure 12-1:

Table 12-2: Serial Peripheral Interface Timing Characteristics

 $(V_{DDIO} - V_{SS} = 2.4V \text{ to } 3.7V, T_{OPR} = 25^{\circ}C, C_{L}=20pF)$ 

| Symbol            | Parameter              | Min | Тур | Max | Unit |
|-------------------|------------------------|-----|-----|-----|------|
| tcycle            | Clock Cycle Time       | 250 | -   | -   | ns   |
| tas               | Address Setup Time     | 150 | -   | -   | ns   |
| t <sub>AH</sub>   | Address Hold Time      | 150 | -   | -   | ns   |
| tcss              | Chip Select Setup Time | 120 | -   | -   | ns   |
| tcsh              | Chip Select Hold Time  | 60  | -   | -   | ns   |
| t <sub>DSW</sub>  | Write Data Setup Time  | 50  | -   | -   | ns   |
| t <sub>DHW</sub>  | Write Data Hold Time   | 15  | -   | -   | ns   |
| t <sub>CLKL</sub> | Clock Low Time         | 100 | -   | -   | ns   |
| t <sub>CLKH</sub> | Clock High Time        | 100 | -   | -   | ns   |
| t <sub>R</sub>    | Rise Time [20% ~ 80%]  | -   | -   | 15  | ns   |
| t <sub>F</sub>    | Fall Time [20% ~ 80%]  | -   | -   | 15  | ns   |

Figure 12-1 : Serial peripheral interface characteristics







### 12.2.2 I2C Interface

The I2C Interface Timing Characteristics is shown in Table 12-3 and Figure 12-2:

**Table 12-3: I2C Interface Timing Characteristics** 

 $(V_{DDIO} - V_{SS} = 2.4V \text{ to } 3.7V, T_{OPR} = 25^{\circ}C, C_{L}=20pF)$ 

| Symbo<br>I      | Parameter                                                                 | Min | Тур | Max | Unit |
|-----------------|---------------------------------------------------------------------------|-----|-----|-----|------|
| tcycle          | Clock Cycle Time                                                          | 2.5 | -   | -   | us   |
| thstart         | Start condition Hold Time                                                 |     | -   | -   | us   |
| t <sub>HD</sub> | Data Hold Time (for "TOUT1" pin)                                          | 0   | -   | -   | ns   |
|                 | Data Hold Time (for "D1" pin)                                             | 300 | -   | -   | ns   |
| tsD             | Data Setup Time                                                           | 100 | -   | -   | ns   |
| <b>t</b> sstart | Start condition Setup Time (Only relevant for a repeated Start condition) |     | -   | -   | us   |
| tsstop          | Stop condition Setup Time                                                 | 0.6 | -   | -   | us   |
| t <sub>R</sub>  | Rise Time for data and clock pin                                          | -   | -   | 300 | ns   |
| tF              | Fall Time for data and clock pin                                          | -   | -   | 300 | ns   |
| tidle           | Idle Time before a new transmission can start                             |     | -   | -   | us   |

Figure 12-2: I2C interface Timing characteristics





# 13 APPLICATION CIRCUIT

Figure 13-1 : Booster Connection Diagram





**Table 13-1: Reference Component Value** 

| Part Name | Value                    | Max Volt.<br>Rating<br>[In V] | Pins Connected  | MAX COG ITO resistance [in Ohm] |
|-----------|--------------------------|-------------------------------|-----------------|---------------------------------|
| C0        | 1uF                      | 6                             | VCI, VDDIO, VSS | 5                               |
| C1        | 1uF                      | 6                             | VDD, VSS        | 30                              |
| C2        | 1uF                      | 50                            | VGH             | 5                               |
| C3        | 1uF                      | 50                            | L1 and D2/D3    | NA                              |
| C4        | 1uF                      | 50                            | PREVGL          | 5                               |
| C5        | 1uF                      | 25                            | VSH             | 5                               |
| C6        | 1uF                      | 25                            | VGL             | 10                              |
| C7        | 1uF                      | 25                            | VSL             | 5                               |
| C8        | 1uF                      | 6                             | VCOM            | 5                               |
| L1        | 47uH                     |                               |                 |                                 |
| Q1        | NMOS [Vishay: Si1304BDL] |                               | GDR, RESE       | 5                               |
| D1        | Diode [OnSemi: MBR0530]  |                               | VGH             | NA                              |
| D2        | Diode [OnSemi: MBR0530]  |                               |                 | NA                              |
| D3        | Diode [OnSemi: MBR0530]  |                               | PREVGL, VSS     | NA                              |
| R1        | 2.2 Ohm                  |                               | RESE            | 5                               |



### 14 PACKAGE INFORMATION

### 14.1 DIE TRAY DIMENSIONS

Figure 14-1: IL3895 die tray information



