

```
Project Summary
                                                      x full adder.v
               x parallel adder 4b.v
                                 x parallel adder 4b tb.v
/home/itzzinfinity/Cozy Drive/100daysofRTL/day 008/project 1/project 1.srcs/sources 1/new/parallel adder 4b.v
   `timescale 1ns / 1ps
  3 ¦
    // Engineer: Anjan Prasad
   // Create Date: 09/29/2024 08:27:49 PM
    // Module Name: parallel adder 4b
    /* 4 Bit parallel Adder/Substractor */
    module parallel adder 4b(
10
     input selAddSub,
12
     input [3:0] \times y,
13
     output [3:0] s,
14
     output cout);
15
     wire [2:0] c;
16
     full adder FAO(.a(x[0]),.b(y[0]^selAddSub),.cin(selAddSub),.sum(s[0]),.cout(c[0]));
     full adder FA1(.a(x[1]),.b(y[1]^selAddSub),.cin(c[0]),.sum(s[1]),.cout(c[1]));
18
     full adder FA2(.a(x[2]),.b(y[2]^selAddSub),.cin(c[1]),.sum(s[2]),.cout(c[2]));
19
     full adder FA3(.a(x[3]),.b(y[3]^selAddSub),.cin(c[2]),.sum(s[3]),.cout(cout));
20 🛆
     endmodule
```

```
Project Summary x parallel adder 4b.v x parallel adder 4b tb.v x full adder.v x
                                                                                                                                             ? 🗗 🖸
/home/itzzinfinity/Cozy Drive/100daysofRTL/day 008/project 1/project 1.srcs/sim 1/new/parallel adder 4b tb.v
                                                                                                                                                 ×
 Q \square \wedge \wedge X \square \square X // \square \square
                                                                                                                                                ø
     `timescale 1ns / 1ps
 3 1 // Engineer: Anjan Prasad
 4 // Create Date: 09/29/2024 08:27:49 PM
 5 / // Module Name: parallel adder 4b tb
 module parallel adder 4b tb;
 9 ¦
        reg [3:0] x, y;
10
        req selAddSub;
11
        wire [3:0] s;
12
        wire cout;
13
        parallel adder 4b dut (
14
           .x(x),
15
           .v(y),
16
           .selAddSub(selAddSub),
17
           .s(s),
18
            .cout(cout)
19
        );
20 🖨
        initial begin
21
22
23
           $display("x y selAddSub | s cout");
           $monitor("%d %d %b | %d %b", x, y, selAddSub, s, cout);
24
25
           // Generate random values for addition (selAddSub = 0) and subtraction (selAddSub = 1)
26 🖨
           repeat (10) begin
27
               selAddSub = 1'b0; // Test addition
28
               x = $random % 16;
29
               v = $random % 16;
30
               #10:
31
               selAddSub = 1'b1; // Test subtraction
32
              x = $random % 16;
33
               y = $random % 16;
34
               #10:
35 🖒
           end
36
           $finish:
37 🖒
        end
38
39 △ endmodule
```

```
Project Summary x parallel adder 4b.v x parallel adder 4b tb.v x full adder.v
/home/itzzinfinity/Cozy Drive/100daysofRTL/day 008/project 1/project 1.srcs/sources 1/new/full adder.v
Q 🛗 ← → 🐰 🖺 🖿 📈 📶 ♀
 1 : `timescale 1ns / 1ps
    // Engineer: Anjan Prasad
    // Create Date: 09/29/2024 08:30:36 PM
    // Module Name: full adder
     module full adder (
10
     input a,
    input b,
   input cin,
13
   output sum,
14
   output cout);
15
   assign sum = (a^b^cin);
     assign cout = (a\&\&b)||(b\&\&cin)||(a\&\&cin);
     endmodule
```



