



```
x Untitled 1*
                             x seq detector.v
seg detector tb.v
/home/itzzinfinity/Cozy Drive/100daysofRTL/day_074/project_1/project_1.srcs/sources_1/new/seq_detector.v
    1 🖒
        2
        √/ Engineer: Anjan Prasad
 3 ¦
        // Create Date: 12/04/2024 08:16:09 AM
        '// Module Name: seq_detector
 4
 5 🖒
        6
 7 🖨
        module seq detector(
 8
           input clk, reset, in,
           output reg detected 0110,detected_0111
 9
10
           localparam
11
12
               IDLE
                     = 3'b000,
13
                     = 3'b001, // Detected '0'
               S0
14
               S01
                     = 3'b010, // Detected '01'
15
               S011 = 3'b011, // Detected '011'
16
               S0110 = 3'b100, // Detected '0110'
17
               S0111 = 3'b101; // Detected '0111';
18
19
        reg [2:0] current state, next state;
20
21 🖨
           always @(posedge clk or posedge reset) begin
22 🖨
               if (reset)
23
                  current state <= IDLE;
24
               else
25 🖒
                  current state <= next state;
26 🖒
           end
27
28 🖨
     0
           always @(*) begin
29
30
               next state = current state;
     0
31
               detected 0110 = 1'b0;
32
               detected 0111 = 1'b0;
33
34 🖨
               case (current state)
35 🖨
                  IDLE: begin
     0
36 🖨
                      if (in)
37
     0
                         next state = IDLE; // Stay in IDLE if input is '1'
38
     0
                      else
     0
                         next state = S0; // Move to S0 if input is '0'
39 🖒
         Messages
Tcl Console
                   Log
```

```
seq detector tb.v x Untitled 1* x seq detector.v
/home/itzzinfinity/Cozy Drive/100daysofRTL/day 074/project 1/project 1.srcs/sources 1/new/seq detector.v
                   X □ □ X //
      0
37
                              next state = IDLE; // Stay in IDLE if input is '1'
      0
38 :
                          else
39 🖒
      \circ
                              next state = S0; // Move to S0 if input is '0'
40 A
                      end
      \circ
42 🖨
                      S0: begin
43 🖨
      \circ
                          if (in)
44
                              next state = S01; // Detected '01'
45
                          else
                              next state = S0; // Stay in S0 if input is '0'
46 🛆
      0
47 💍
                      end
48
49 🖨
                      S01: begin
50 🖨
      \circ
                          if (in)
      0
51
                              next state = S011; // Detected '011'
52
                          else
53 🖒
                              next state = S0; // Reset to S0 if input is '0'
54 🖒
                      end
55
56 🖨
                      S011: begin
57 🖨
                          if (in)
      \circ
58 i
                              next state = S0111; // Detected '0111'
59 ¦
                          else
60 🛆
                              next state = S0110; // Detected '0110'
61 🛆
                      end
62
63 🖨
                      S0110: begin
64
                          detected_0110 = 1'b1; // Sequence '0110' detected
65
      0
                                                // Reset to SO
                          next state = S0;
66 🛆
                      end
      0
67
68 🖨
                      S0111: begin
69
                          detected 0111 = 1'b1; // Sequence '0111' detected
70
                          next state = S0;
                                                 // Reset to SO
71 🖒
     \circ
                      end
72 🖒
      \circ
                  endcase
73 🖒
             end
74 🖒
         endmodule
75 i
```

```
seq detector tb.v
                             x seq detector.v
                × Untitled 1*
/home/itzzinfinity/Cozy Drive/100daysofRTL/day 074/project 1/project 1.srcs/sim 1/new/seq detector tb.v
                 Q
 1
        timescale 1ns / 1ps
 2 🖨
        3 1
        √/ Engineer : Anjan Prasad
 4 :
        // Create Date: 12/04/2024 08:22:44 AM
 5 ¦
        '// Module Name: seq detector tb
 6 🖒
        7 :
 8 🖨
        module seq detector tb;
 9 :
            reg clk;
10
           reg reset;
11
            reg in;
12
13
           wire detected 0110;
14
           wire detected 0111;
15
16
            seq detector DUT (
17
               .clk(clk),
18
               .reset(reset),
               .in(in),
19
20
               .detected 0110(detected 0110),
21
               .detected 0111(detected 0111)
22
           );
23
24 🖨
            initial begin
25
               clk = 0;
26
               forever #5 clk = ~clk;
27 🖒
            end
28
29 🖨
            initial begin
30
31
               reset = 1;
32
               in = 0;
33
34
               #10 \text{ reset} = 0;
35
36
     0
               #10 in = 0; // Starting with 0
37
               #10 in = 1; // 01
38
               #10 in = 1; // 011
39
               #10 in = 0; // 0110 (should detect sequence 0110)
Tcl Console
         Messages
                   Log
```

```
seq detector tb.v x Untitled 1* x seq detector.v
/home/itzzinfinity/Cozy Drive/100daysofRTL/day 074/project 1/project 1.srcs/sim 1/new/seq detector tb.v

★ | → | ¾ | ■ | ■ | X | // | ■ | ♀
22
              );
23
24 🖨
              initial begin
25
                  clk = 0;
26
                  forever #5 clk = ~clk;
27 🛆
              end
28
29 🖨
              initial begin
30
31
                  reset = 1;
32
                  in = 0;
33
34
                  #10 reset = 0;
35
36
                  #10 in = 0; // Starting with 0
37
                  #10 in = 1; // 01
38
                  #10 in = 1; // 011
39
                  #10 in = 0; // 0110 (should detect sequence 0110)
      0
40
                  #10 in = 0:
41
                  #10 in = 1:
                              // 01
42
                  #10 in = 1: // 011
43
                  #10 in = 1; // 0111 (should detect sequence 0111)
      0
44
                  #10 in = 0;
      0
45
      0
46
                  #10 in = 1; // Unmatched sequence
      0
47
                  #10 in = 0; // 0
      0
48
                  #10 in = 1; // 01
49
      0
                  #10 in = 1; // 011
      0
50
                  #10 in = 0; // 0110 (should detect again)
      0
                  #20 $finish;
51
52 🖒
              end
53
54 🖨
      \circ
              initial begin
55
      \circ
                  $monitor("Time=%0t | Reset=%b | In=%b | Det 0110=%b | Det 0111=%b",
56
      \circ
                           $time, reset, in, detected 0110, detected 0111);
57 🖒
      \circ
              end
58 🖒
      \circ
          endmodule
59
60
           Messages
Tcl Console
                        Log
```