



```
Project Summary x watchdog timer .v x wdt tb.v
/home/itzzinfinity/Cozy Drive/100daysofRTL/day 039/project 1/project 1.srcs/sources 1/new/watchdog time
    1 :
 3 : // Engineer: Anjan Prasad
 4 / // Create Date: 10/30/2024 07:24:27 AM
 5 / // Module Name: watchdog timer
 7
 8
 9 🖨
    module watchdog timer (clock, resetn, pet, timeout);
10
    input clock,
11
   resetn,
12
  pet:
13 | output reg timeout;
14 | localparam PERIOD = 30;
15 | reg [5:0] counter;
16 🖨
    always @(posedge clock or negedge resetn)
17 🖨
        if(! resetn) begin counter <= PERIOD;
18
           timeout \leq 1 'b0;
19 🖒 end
20
21 d else begin
22 🖨
    if (pet) begin
23
    timeout<=1'b0;
24 🖒 end
25 \stackrel{\triangle}{\ominus} else if (counter == 0)
26
        timeout <= 1 'b1:
27 △ else counter<=counter-1'b1;</p>
28
        counter <= PERIOD;
29 A end
30 🛆
    endmodule
31
```

```
Project Summary x watchdog timer .v x wdt tb.v
/home/itzzinfinity/Cozy Drive/100daysofRTL/day 039/project 1/project 1.srcs/sim 1/new/wdt tb.v
    `timescale 1ns / 1ps
   3 : // Engineer: Anjan Prasad
   // Create Date: 10/30/2024 07:31:00 AM
 5
  // Module Name: wdt tb
  7
8
9
    module wdt tb;
10
11
    req clock=0, resetn=1, pet=0;
12
    wire timeout;
13
    watchdog timer WDT(clock, resetn, pet, timeout);
14
15
     always clock=#5 ~clock;
16
     task reset:
17
       begin
18
       #10;
19
       resetn=0;
20
       #10:
21
       resetn=1;
22
       end
23
     endtask
24
    initial begin
25
       reset; #320; pet=1;
26
       #10;
27
       pet=0;
28
29
       #250:
30
       pet=1; #10;
31
       $finish;
32
    end
33
34
    endmodule
35
```