



```
Project Summary
              × watchdog timer .v × wdt tb.v
/home/itzzinfinity/Cozy Drive/100daysofRTL/day 039/project 1/project 1.srcs/sources 1/new/watchdog time
    ■ ★ ★ X ■ ■ X // ■ Q
 1
 3 : // Engineer: Anjan Prasad
 4 1 // Create Date: 10/30/2024 07:24:27 AM
 5 // Module Name: watchdog timer
 8
 90
    module watchdog timer (clock, resetn, pet, timeout);
10
    input clock,
11
   resetn,
12
    pet:
13
    output reg timeout;
14 | localparam PERIOD = 30;
15 | reg [5:0] counter;
    always @(posedge clock or negedge resetn)
16 白
17 0
        if(! resetn) begin counter <= PERIOD;
18
          timeout <= 1 'b0;
19 A end
20
    else begin
22 (
    if (pet) begin
23
     timeout <= 1'b0;
24 A end
    else if (counter == 0)
25 白
26
        timeout <= 1 'bl:
27 A
    else counter <= counter - 1'bl;
28
        counter <= PERIOD;
29 A
    end
    endmodule
30 A
31
```

```
Project Summary
             x watchdog timer .v x wdt tb.v
/home/itzzinfinity/Cozy Drive/100daysofRTL/day 039/project 1/project 1.srcs/sim 1/new/wdt tb.v
    `timescale Ins / Ips
 3 : // Engineer: Anjan Prasad
   // Create Date: 10/30/2024 07:31:00 AM
 4
 5
   // Module Name: wdt tb
   6
8
9
    module wdt tb;
10
11
    reg clock=0, resetn=1, pet=0;
12
    wire timeout:
13
    watchdog timer WDT(clock, resetn, pet, timeout);
14
15
     always clock=#5 ~clock;
16
     task reset:
17
       begin
18
       #10;
19
       resetn=0:
20
       #10:
21
       resetn=1;
22
       end
23
     endtask
24
    initial begin
25
       reset; #320; pet=1;
26
       #10;
27
       pet=0;
28
29
       #250:
30
       pet=1; #10;
       $finish;
31
32
    end
33
34
    endmodule
35
```