### NYCU 電子研究所 系統晶片設計 LAB5

## 呂紹愷 311510187 江尹凡 311510207 廖智偉 311510216

#### • Block diagram







### FPGA utilization

# Carvel

|                        | +          |       |            | <b></b>          | +         |
|------------------------|------------|-------|------------|------------------|-----------|
| Site Type              | Used  <br> | Fixed | Prohibited | I Avallable<br>⊦ | Ut11%<br> |
| Slice LUTs*            | 3838       | 0 1   | 0          | 53200            | 7.2       |
| LUT as Logic           | l 3784 l   | 0 1   | 0          | l 53200          | 1 7.1     |
| LUT as Memory          | l 54 l     | 0 1   | 0          | l 17400          | 0.3       |
| LUT as Distributed RAM | l 16 I     | l 0 I |            |                  | 1         |
| LUT as Shift Register  | l 38 I     | I 0 I |            |                  | 1         |
| Slice Registers        | l 3945 l   | l 0 1 | 0          | l 106400         | 1 3.7     |
| Register as Flip Flop  | l 3870 l   | l 0 I | 0          | l 106400         | I 3.6     |
| Register as Latch      | l 75 l     | l 0 1 | 0          | l 106400         | 1 0.0     |
| F7 Muxes               | l 169 l    | l 0 1 | 0          | l 26600          | 0.6       |
| F8 Muxes               | l 47 l     | l 0 I | 0          | l 13300          | 1 - 0.3   |

| 2. Memory                                                         |                  |      |             |            |                  |
|-------------------------------------------------------------------|------------------|------|-------------|------------|------------------|
| Site Type                                                         | Used             |      | Prohibited  |            | Util% i          |
| Block RAM Tile<br>  RAMB36/FIFO*  <br>  RAMB18<br>  RAMB18E1 only | 3<br>0<br>6<br>6 | i ői | 0<br>0<br>0 | 140<br>140 | 2.14 i<br>0.00 i |

# caravel\_ps

| I. Slice Logic                                                                                                                                      |                                         |                                 |                                           |                                           |                                    |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|---------------------------------|-------------------------------------------|-------------------------------------------|------------------------------------|
| Site Type                                                                                                                                           | Used                                    | •                               | Prohibited                                | •                                         | +<br>  Util%                       |
| Slice LUTs*<br>  LUT as Logic<br>  LUT as Memory<br>  Slice Registers<br>  Register as Flip Flop<br>  Register as Latch<br>  F7 Muxes<br>  F8 Muxes | 119<br>119<br>0<br>158<br>158<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | 17400<br>  106400<br>  106400<br>  106400 | 0.00  <br>0.15  <br>0.15  <br>0.00 |

| 2. Memory                                    |     |                         |            |                         |                                  |
|----------------------------------------------|-----|-------------------------|------------|-------------------------|----------------------------------|
| +                                            | +   | +                       |            | +                       | ++                               |
| Site Type                                    |     |                         | Prohibited |                         |                                  |
| Block RAM Tile<br>  RAMB36/FIFO*<br>  RAMB18 | j 0 | i 0 i<br>I 0 i<br>I 0 i | 0          | i 140<br>I 140<br>I 280 | i 0.00 i<br>I 0.00 I<br>I 0.00 I |

# spiflash

| 1. Slice Logi | C |
|---------------|---|
|---------------|---|

| +                                          | +            | +     | <b>+</b>   | <b>+</b>             | ++                   |
|--------------------------------------------|--------------|-------|------------|----------------------|----------------------|
| Site Type                                  | Used         | Fixed | Prohibited | Available            | Util%                |
| Slice LUTs*                                | 44           | 0     | 0          | 53200                | 0.08                 |
| LUT as Logic<br>  LUT as Memory            | l 44<br>l 0  | I 0   | I U<br>I 0 | l 53200<br>l 17400   | 0.08  <br>  0.00     |
| Slice Registers<br>  Register as Flip Flop | l 63<br>I 63 |       | l 0<br>I 0 | l 106400<br>l 106400 | l 0.06 l<br>l 0.06 l |
| Register as Latch                          | į Õ          |       | į ŏ        | 106400               | 0.00                 |
| F7 Muxes<br>  F8 Muxes                     | 1 0          | 1 0   | I 0<br>I 0 | 1 20000<br>1 13300   | 0.00  <br>  0.00     |
| 1                                          | 1            | 1     | L -        | L .                  | L L                  |

#### 2. Memory

|     | +<br>  Site Type<br>+                        | Used | li      | Fixed       | Prohibited | l Available           | Util%                        |
|-----|----------------------------------------------|------|---------|-------------|------------|-----------------------|------------------------------|
| - 1 | Block RAM Tile<br>  RAMB36/FIFO*<br>  RAMB18 |      | )  <br> | 0<br>0<br>0 | 0          | 140<br>  140<br>  280 | 0.00  <br>  0.00  <br>  0.00 |

# read\_romcod

# 1. Slice Logic

| Site Type    |                                                                                                                                                                                   |                              |       |                            |                                                                |                                    |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-------|----------------------------|----------------------------------------------------------------|------------------------------------|
| LUT as Logic | Site Type                                                                                                                                                                         | Used                         | Fixed | Prohibited                 | Available                                                      | Util%                              |
|              | LUT as Logic<br>  LUT as Memory<br>  LUT as Distributed RAM  <br>  LUT as Shift Register  <br>  Slice Registers  <br>  Register as Flip Flop<br>  Register as Latch<br>  F7 Muxes | 610<br>88<br>0<br>88<br>1133 |       | 0<br>0<br>0<br>0<br>0<br>0 | 53200<br>17400<br>17400<br>106400<br>106400<br>106400<br>26600 | <br>  1.06  <br>  1.06  <br>  0.00 |

# 2. Memory

| +        | Site Type      | Used       | Fixed    | Prohibited | Available | l Util% l                    |
|----------|----------------|------------|----------|------------|-----------|------------------------------|
| li<br>li | Block RAM Tile | i 1<br>I 1 | i 0 i    | 0          | 140       | 0.71  <br>  0.71  <br>  0.71 |
| 1        | RAMB18         | l 0<br>+   | 0  <br>+ | 0  <br>    | 280<br>   | 0.00  <br>++                 |

## ResetControl

| 1. Slice Log: | iс |
|---------------|----|
|---------------|----|

| l | <b>.</b>                                                      |                          |             | L          | L                   | L                            |
|---|---------------------------------------------------------------|--------------------------|-------------|------------|---------------------|------------------------------|
|   | Site Type                                                     | Used                     | Fixed       | Prohibited | Available           | Util%                        |
|   | Slice LUTs*<br>  LUT as Logic                                 | 10                       | 0           | 0          | 53200<br>53200      | 0.02                         |
|   | LUT as Memory<br>  Slice Registers<br>  Register as Flip Flop | I UI<br>I 12 I<br>I 12 I | 0<br>0<br>0 | Y          | 100100              | 0.00  <br>  0.01  <br>  0.01 |
|   | l Register as Latch<br>l F7 Muxes                             |                          | Ŏ<br>0      | 0          | l 106400<br>l 26600 | 0.00                         |
|   | F8 Muxes<br>+                                                 | l 0 1                    | U<br>       | U<br>      | l 13300<br>         | U.00  <br>                   |

## 2. Memory

| _  | - |   |   | _ |   | - | - | 1 |
|----|---|---|---|---|---|---|---|---|
| I_ | _ | _ | _ | _ | _ | _ | _ | _ |

| Site Type                                | i Used            | İ | Fixed I         | Prohibited  | ++<br>  Available   Util%  <br>+ |
|------------------------------------------|-------------------|---|-----------------|-------------|----------------------------------|
| Block RAM Tile<br>RAMB36/FIFO*<br>RAMB18 | i 0<br>I 0<br>I 0 |   | 0  <br>0  <br>0 | 0<br>0<br>0 | 140   0.00  <br>140   0.00       |

## BRAM

| 1. Slice Logi | С |
|---------------|---|
|---------------|---|

| Site Type    | 4                                                                                                                                                             | L                              | L     | <b>.</b>                        | L                                                               | L                                                              |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-------|---------------------------------|-----------------------------------------------------------------|----------------------------------------------------------------|
| LUT as Logic | Site Type                                                                                                                                                     | Used                           | Fixed | Prohibited                      | Available                                                       | Util%                                                          |
|              | LUT as Logic<br>  LUT as Memory<br>  LUT as Distributed RAM<br>  LUT as Shift Register<br>  Slice Registers<br>  Register as Flip Flop<br>  Register as Latch | 8<br>  2<br>  0<br>  2<br>  12 |       | 0<br>0<br>0<br>0<br>0<br>0<br>0 | 53200<br>1 17400<br>1 17400<br>1 106400<br>1 106400<br>1 106400 | 0.02  <br>0.01  <br>  0.01  <br>  0.01  <br>  0.01  <br>  0.00 |

### 2. Memory

|   |   |   |   |   |   |   |   | • |  |
|---|---|---|---|---|---|---|---|---|--|
|   |   |   |   |   |   |   |   |   |  |
| _ | _ | - | - | _ | _ | _ | _ | _ |  |

| ļ | +                                                               | <b>-</b>               | <b>-</b>   | <b></b>              | <b>-</b>     | ++                     |
|---|-----------------------------------------------------------------|------------------------|------------|----------------------|--------------|------------------------|
|   | Site Type                                                       | •                      | Fixed      | <br>  Prohibited<br> | I Available  | Util% i                |
|   | Block RAM Tile<br>  RAMB36/FIFO*<br>  RAMB36E1 only<br>  RAMB18 | 2<br>  2<br>  2<br>  0 | i 0<br>I 0 | 0<br>  0<br>  0      | 140<br>  140 | 1.43  <br>  1.43  <br> |

- Explain the function of IP in this design
  - HLS: read\_romcode, ResetControl, caravel\_ps read romcode:

```
2 /*
3 *
4 *
5 */
7 //
8 //
         FSIC - Full-Stack IC Development
            read_romcode
            perform axi-m to read rom code from system memory, and store in BRAM
            romcode size is set at 8KB
11 #define CODE_SIZE
void read_romcode(
14 // PS side interace
15    int romcode[CODE_SIZE/sizeof(int)],
16    int internal_bram[CODE_SIZE/sizeof(int)],
17    int length)
19
20
21
22
23
        #pragma HLS INTERFACE s_axilite port=return
        #pragma HLS INTERFACE m_axi port=romcode offset=slave max_read_burst_length=64 bundle=BUS0
#pragma HLS INTERFACE bram port=internal_bram
#pragma HLS INTERFACE s_axilite port=length
24
25
26
27
28
29
30
31
        // Check length parameter can't over than CODE_SIZE/4
if(length > (CODE_SIZE/sizeof(int)))
  length = CODE_SIZE/sizeof(int);
        for(i = 0; i < length; i++) {
    #pragma HLS PIPELINE
    internal_bram[i] = romcode[i];</pre>
32
33
34
35
36
37
38
        return;
```

此段 code 為透過 AXI-M interface 來讀取系統內的 ROM code, 然後再將其存在 BRAM 中,而 AXI-Lite 介面則用於控制信號。首先會先檢查輸入的長度參數是否超過 ROM 的大小,如果是則修正成合法數值,最後透過 for 迴圈,把整個 ROM 複製到 BRAM 中。

#### **ResetControl:**

```
void output_pin(
    bool outpin_ctrl,
    bool& outpin)

#pragma HLS INTERFACE s_axilite port=outpin_ctrl
#pragma HLS INTERFACE ap_none port=outpin
#pragma HLS INTERFACE ap_ctrl_none port=return

outpin = outpin_ctrl;

return;
}
```

此段 code 為 reset 訊號的控制,將控制信號的值直接給輸出訊號的變數。

#### caravel ps:

```
/*
* FSIC - Full-Stack IC Development
*
*/
 8 //
           Caravel - PS Interface
           This is an HLS implementation of Caravel mprj_io
10 //
11 //
13 #include "ap_int.h"
14 #define NUM_IO 38
16 void caravel_ps (
18 // PS side interace
        ap_uint<NUM_IO> ps_mprj_in,
ap_uint<NUM_IO>& ps_mprj_out,
ap_uint<NUM_IO>& ps_mprj_en,
19
20
22
23 // Caravel flash interface
24
        ap_uint<NUM_IO>& mprj_in,
ap_uint<NUM_IO> mprj_out,
ap_uint<NUM_IO> mprj_en)
26
27
28
29
30 #pragma HLS PIPELINE
31 #pragma HLS INTERFACE s_axilite port=ps_mprj_in
32 #pragma HLS INTERFACE s_axilite port=ps_mprj_out
33 #pragma HLS INTERFACE s_axilite port=ps_mprj_en
34 #pragma HLS INTERFACE ap_ctrl_none port=return
37 #pragma HLS INTERFACE ap_none port=mprj_in
38 #pragma HLS INTERFACE ap_none port=mprj_out
39 #pragma HLS INTERFACE ap_none port=mprj_en
          int i;
42
43
44
45
         ps_mprj_out = mprj_out;
ps_mprj_en = mprj_en;
         for(i = 0; i < NUM_IO; i++) {
    #pragma HLS UNROLL
    mprj_in[i] = mprj_en[i] ? mprj_out[i] : ps_mprj_in[i];</pre>
51
52
53 }
```

此段 code 實現了對 Caravel mprj 訊號的 PS 介面的設計,其中 PS 端的訊號 有 ps mprj in, ps mprj out, ps mprj en; Caravel 端的訊號為 mprj in, mprj out, mprj en。 使用 for 迴圈來跑,藉由 mprj\_en 來控制,決定輸入的訊號為何。

#### **▶** Verilog : spiflash



```
wmodule spiflash (
    ap_clk,
    ap_rst,

    // BRAM Interface
    romcode_Addr_A,
    romcode_EN_A,
    romcode_Din_A,
    romcode_Dout_A,
    romcode_Clk_A,
    romcode_Rst_A,

    // Spiflash Interface
    csb,
    spiclk,
    io0,
    io1
);
```

把前面 python 寫進 bram 的指令,利用這個 verilog 寫的 spiflash 中繼站傳 data 回 bram,他會從 bram 讀出來, carvel 依狀況跟 spiflash 讀取資料。

carvel 會將指令根要讀的 bram\_addr(spi\_addr)由 spi 介面的 io0, 1bit、1bit 輸入給 spiflash ,spiflash 會慢慢讀近來後 decoder 指令(cmd)跟地址

再根據 spi addr 從 bram 讀出的 data 為 memory

```
// use another shift buffer for output
// use falling spiclk
always @(negedge spick or posedge csb) begin
if(csb) begin
outbuf <= 0;
end else begin
outbuf <= {outbuf[6:0],1'b0};
if(bitcount == 0 && bytecount >= 4) begin
outbuf <= memory;
end
end</pre>
```

memory 再給 outbuf,依序輸出給 carvel

- Run these workload on caravel FPGA
- Screenshot of Execution result on all workload

### Couter la

```
3]: # Check MPRJ_IO input/out/en
    # 0x10 : Data signal of ps_mprj_in
                bit 31~0 - ps_mprj_in[31:0] (Read/Write)
     # 0x14 : Data signal of ps_mprj_in
   # bit 5~0 - ps_mprj_in[37:32] (Read/Write)
# others - reserved
   # 0x1c : Data signal of ps_mprj_out
                bit 31~0 - ps_mprj_out[31:0] (Read)
    # 0x20 : Data signal of ps_mprj_out
             bit 5~0 - ps_mprj_out[37:32] (Read) others - reserved
    # 0x34 : Data signal of ps_mprj_en
                bit 31~0 - ps_mprj_en[31:0] (Read)
     # 0x38 : Data signal of ps_mprj_en
       bit 5~0 - ps_mprj_en[37:32] (Read)
others - reserved
    print ("0x10 = ", hex(ipPS.read(0x10)))
print ("0x14 = ", hex(ipPS.read(0x14)))
print ("0x1c = ", hex(ipPS.read(0x1c)))
print ("0x20 = ", hex(ipPS.read(0x20)))
print ("0x34 = ", hex(ipPS.read(0x34)))
print ("0x38 = ", hex(ipPS.read(0x38)))
     0x10 = 0x0
     0x14 = 0x0
     0x1c = 0xab5170d4
     0 \times 20 = 0 \times 0
     0x34 = 0x0
     0x38 = 0x3f
```

### Couter\_wb

```
# 0x34 : Data signal of ps_mprj_en
# bit 31~0 - ps_mprj_en[31:0] (Read)
# 0x38 : Data signal of ps_mprj_en
# bit 5~0 - ps_mprj_en[37:32] (Read)
# others - reserved

print ("0x10 = ", hex(ipPS.read(0x10)))
print ("0x14 = ", hex(ipPS.read(0x14)))
print ("0x1c = ", hex(ipPS.read(0x1c)))
print ("0x20 = ", hex(ipPS.read(0x20)))
print ("0x34 = ", hex(ipPS.read(0x34)))
print ("0x38 = ", hex(ipPS.read(0x38)))
```

```
0x10 = 0x0

0x14 = 0x0

0x1c = 0xab610008

0x20 = 0x2

0x34 = 0xfff7

0x38 = 0x37
```

0x34 = 0x00x38 = 0x3f

```
# 0x1c : Data signal of ps_mprj_out
          bit 31~0 - ps_mprj_out[31:0] (Read)
# 0x20 : Data signal of ps_mprj_out
          bit 5~0 - ps_mprj_out[37:32] (Read)
          others - reserved
# 0x34 : Data signal of ps mprj en
          bit 31~0 - ps_mprj_en[31:0] (Read)
# 0x38 : Data signal of ps_mprj_en
          bit 5~0 - ps_mprj_en[37:32] (Read)
          others - reserved
print ("0x10 = ", hex(ipPS.read(0x10)))
print ("0x14 = ", hex(ipPS.read(0x14)))
print ("0x1c = ", hex(ipPS.read(0x1c)))
print ("0x20 = ", hex(ipPS.read(0x20)))
print ("0x34 = ", hex(ipPS.read(0x34)))
print ("0x38 = ", hex(ipPS.read(0x38)))
0x10 = 0x0
0x14 = 0x0
0x1c = 0xab40d960
0x20 = 0x0
```

● Study caravel\_fpga.ipynb, and be familiar with caravel SoC control flow 這次 Lab 和 Lab1 和 Lab2 一樣,需要遠端到 FPGA 測試版上使用 Jupyter Notebook Python 來驗證。

#### 需要的檔案:

- 1. firmwares:.hex
- 2. FPGA bitstream:.bit
- 3. HWH file:.hwh
- 4. Jupyter Notebook example code:.ipynq

#### 流程:

Step1:由於 Jupyter Notebook 上是使用 Python code,因此需要先 import 一些 python 內的 model、function 等內建資料,以利後續 code 執行。

```
In [1]: from __future__ import print_function
    import sys
    import numpy as np
    from time import time
    import matplotlib.pyplot as plt

sys.path.append('/home/xilinx')
    from pynq import Overlay
    from pynq import allocate

ROM_SIZE = 0x2000 #8K
```

#### Step2: 匯入.bit 檔

```
In [2]: ol = Overlay("/home/xilinx/jupyter_notebooks/caravel_fpga.bit")
#ol.ip_dict
```

Step3:透過.bit 檔轉換成 ip 相關資訊

```
In [3]: ipOUTPIN = ol.output_pin_0
   ipPS = ol.caravel_ps_0
   ipReadROMCODE = ol.read_romcode_0
```

Step4:這次 Lab 需要驗證 counter\_wb 和 counter\_la,可以自行選擇要註解哪一行來執行要得 firmwave

```
fiROM = open("counter_wb.hex", "r+")
#fiROM = open("counter_La.hex", "r+")
#fiROM = open("gcd_La.hex", "r+")
```

Step5:計算 ROM size

```
In [4]: # Create np with 8K/4 (4 bytes per index) size and be initiled to 0
        rom_size_final = 0
         # Allocate dram buffer will assign physical address to ip ipReadROMCODE
        npROM = allocate(shape=(ROM_SIZE >> 2,), dtype=np.uint32)
         # Initial it by 0
         for index in range (ROM_SIZE >> 2):
             npROM[index] = 0
         npROM_index = 0
         npROM_offset = 0
        fiROM = open("counter_wb.hex", "r+")
#fiROM = open("counter_La.hex", "r+")
#fiROM = open("gcd_La.hex", "r+")
         for line in fiROM:
             # offset header
             if line.startswith('@'):
                 # Ignore first char @
                 npROM_offset = int(line[1:].strip(b'\x00'.decode()), base = 16)
                 npROM_offset = npROM_offset >> 2 # 4byte per offset
                 #print (npROM_offset)
                 npROM_index = 0
                 continue
             #print (line)
             # We suppose the data must be 32bit alignment
             buffer = 0
             for line_byte in line.strip(b'\x00'.decode()).split():
                 buffer += int(line_byte, base = 16) << (8 * bytecount)</pre>
                 bytecount += 1
                 # Collect 4 bytes, write to npROM
                 if(bytecount == 4):
                     npROM[npROM_offset + npROM_index] = buffer
                     # Clear buffer and bytecount
                     buffer = 0
                     bytecount = 0
                     npROM_index += 1
                     #print (npROM_index)
                     continue
             # Fill rest data if not alignment 4 bytes
             if (bytecount != 0):
                 npROM[npROM_offset + npROM_index] = buffer
                 npROM_index += 1
         fiROM.close()
         rom_size_final = npROM_offset + npROM_index
         #print (rom_size_final)
         #for data in npROM:
             print (hex(data))
```

Step6:將資料寫進 Bram

```
In [5]: # 0x00 : Control signals
                bit 0 - ap_start (Read/Write/COH)
bit 1 - ap_done (Read/COR)
        #
                bit 2 - ap_idle (Read)
                 bit 3 - ap_ready (Read)
                bit 7 - auto_restart (Read/Write)
        #
                others - reserved
        # 0x10 : Data signal of romcode
                bit 31~0 - romcode[31:0] (Read/Write)
        # 0x14 : Data signal of romcode
        #
                 bit 31~0 - romcode[63:32] (Read/Write)
        # 0x1c : Data signal of Length_r
                 bit 31~0 - Length_r[31:0] (Read/Write)
        # Program physical address for the romcode base address
        ipReadROMCODE.write(0x10, npROM.device_address)
        ipReadROMCODE.write(0x14, 0)
        # Program Length of moving data
        ipReadROMCODE.write(0x1C, rom_size_final)
        # ipReadROMCODE start to move the data from rom_buffer to bram
        ipReadROMCODE.write(0x00, 1) # IP Start
        while (ipReadROMCODE.read(0x00) & 0x04) == 0x00: # wait for done
            continue
        print("Write to bram done")
```

Write to bram done

Step7:查看尚未執行 firmwave code 前,mprj\_io[31:0]內的 data

```
In [6]: # Check MPRJ_IO input/out/en
            # 0x10 : Data signal of ps_mprj_in
                       bit 31~0 - ps_mprj_in[31:0] (Read/Write)
           # 0x14 : Data signal of ps_mprj_in
                        bit 5~0 - ps_mprj_in[37:32] (Read/Write)
                        others - reserved
           # 0x1c : Data signal of ps_mprj_out
                       bit 31~0 - ps_mprj_out[31:0] (Read)
           # 0x20 : Data signal of ps_mprj_out
                       bit 5~0 - ps_mprj_out[37:32] (Read)
                        others - reserved
           # 0x34 : Data signal of ps_mprj_en
                      bit 31~0 - ps_mprj_en[31:0] (Read)
           # 0x38 : Data signal of ps_mprj_en
# bit 5~0 - ps_mprj_en[37:32] (Read)
                        others - reserved
           print ("0x10 = ", hex(ipPS.read(0x10)))
print ("0x14 = ", hex(ipPS.read(0x14)))
print ("0x1c = ", hex(ipPS.read(0x1c)))
print ("0x20 = ", hex(ipPS.read(0x20)))
print ("0x34 = ", hex(ipPS.read(0x34)))
print ("0x38 = ", hex(ipPS.read(0x38)))
```

Step8:Release Caravel reset 訊號,並開始執行 firmwave code

```
In [7]: # Release Caravel reset
# 0x10 : Data signal of outpin_ctrl
# bit 0 - outpin_ctrl[0] (Read/Write)
# others - reserved
print (ipOUTPIN.read(0x10))
ipOUTPIN.write(0x10, 1)
print (ipOUTPIN.read(0x10))
```

D

Step9: 查看執行 firmwave code 後,mprj\_io[31:0]內的 data

```
In [8]: # Check MPRJ_IO input/out/en
             # 0x10 : Data signal of ps_mprj_in
             #
                          bit 31~0 - ps_mprj_in[31:0] (Read/Write)
             # 0x14 : Data signal of ps_mprj_in
# bit 5-0 - ps_mprj_in[37:32] (Read/Write)
# others - reserved
             # 0x1c : Data signal of ps_mprj_out
             # bit 31~0 - ps_mprj_out[31:0] (Read)
# 0x20 : Data signal of ps_mprj_out
                         bit 5~0 - ps_mprj_out[37:32] (Read) others - reserved
             # 0x34 : Data signal of ps_mprj_en
                         bit 31~0 - ps_mprj_en[31:0] (Read)
             #
             # 0x38 : Data signal of ps_mprj_en
                        bit 5~0 - ps_mprj_en[37:32] (Read) others - reserved
            print ("0x10 = ", hex(ipPS.read(0x10)))
print ("0x14 = ", hex(ipPS.read(0x14)))
print ("0x1c = ", hex(ipPS.read(0x1c)))
print ("0x20 = ", hex(ipPS.read(0x20)))
print ("0x34 = ", hex(ipPS.read(0x34)))
print ("0x38 = ", hex(ipPS.read(0x38)))
             0x10 = 0x0
             0x14 = 0x0
```

0x14 = 0x0 0x1c = 0xab610008 0x2c = 0x2 0x34 = 0xfff7 0x38 = 0x37