Build a circuit that reads a sequence of bits (one bit per clock cycle) from the input (din), and shifts the bits into the least significant bit of the output (dout). Assume all bits of the output are 0 to begin with. Once the number of input bits received is larger than DATA\_WIDTH, only the DATA\_WIDTH most recent bits are kept in the output.

## **Input and Output Signals**

- clk Clock signal
- resetn Synchronous reset-low signal
- din Input signal
- dout Output signal

## Output signals during reset

• dout - 0 when resetn is active