

## Laser Fault Injection Exploration on System-on-Chip

Soline Casavecchia Jessy Clédière<sup>1</sup>, Jean-Max Dutertre<sup>2</sup> Simon Pontié<sup>1</sup>, Driss Aboulkassimi<sup>1</sup> (1) CEA-Leti, (2) Mines Saint-Étienne













Pulsys Laser

# General Context

- a. State of the Art
- b. Objectives & Challenges
- c. Problem

### **State of the Art**

- LFI: modifying target intended behaviour through laser pulse illumination [1]
- PEM/PEA: Photon Emission Microscopy/Analysis, using transistors' state change light emissions to detect chip activity [2,3]
- SoC: complex integrated circuit, "all-in-one" functionalities of a system on a single chip
- Existing results of LFI on SoC:
  - LFI on CPU & cache (mainly results on cache) [4]
  - LFI (static) on special status registers [5]
  - Few details on repeatability and full characteristics of faults [4]
  - Exploit: bypass of secure boot on smartphone [5]



Target under lens, ALPhANOV laser

<sup>[5]</sup> A. Vasselle et al., "Laser-Induced Fault Injection on Smartphone Bypassing the Secure Boot-Extended Version", 2020



<sup>[1]</sup> S.P. Skorobogatov et al., "Optical fault induction attacks", 2002.

<sup>[2]</sup> R.S. Lima, "Reverse-Engineering and Data Extraction from SRAM using Photon Emission Analysis", 2024.

<sup>[3]</sup> H. Perrin, "Betrayed by Light: How Photon Emission Microscopy Empowers Register Bit-Level Laser Attacks on Microcontrollers", 2024.

<sup>[4]</sup> T. Trouchkine et al., "Soc physical security evaluation", Ph.D. dissertation, Université Grenoble Alpes, 2021.

## **Objectives & Challenges**

#### **Objectives**

- Improve LFI methodologies for multi-core SoCs to conduct campaigns more efficiently time-wise
- Characterise SoC CPU and cache vulnerabilities
- Consider potential exploitations of said vulnerabilities (e.g., cryptographic key extraction)

#### **Challenges**

- Large Si die area to cover
- Multi-core activity
- Multiway set-associative cache → difficulty ascertaining data position/location
- Understanding cache structure → descrambling/reverse needed to understand cache organisation [6,7]
- Synchronisation of attacks with runtime processing







66 How can we better apply – and modify - current LFI methodologies to better assess and analyse SoC vulnerabilities?"



# 2 Technical Context

- a. Target Information
- b. Methodology

# **Target Information**

- 32-bit architecture, technological node 40nm
- Linux Yocto OS ARMv7 Cortex-A9 quad-core
- CPU frequency up to 996MHz
- Si thickness (backside LFI): 255 280µm
- total die area: ~ 61mm<sup>2</sup> → ~ 15·10<sup>6</sup> positions to cover with a 2µm-grid ⇔ laser spot diameter ~5 µm
- 32KB L1I & L1D caches per CPU (SRAM)
- 1MB L2 cache (SRAM)
- Greybox
- Thumb2



Chip NIR imaging

Target chip on its board

# Methodology



1

SoC Visual Analysis:

Identify structures on NIR imagery (CPUs, etc.)



Photon Emission Microscopy (PEM):

Transistors emit light when switching state → reflects CPU & cache activity



Coarse grain LFI (x5 LENS):

Explore active area with coarse grain to narrow down parameters (timing, pulse power, etc.)



Fine grain LFI (x20 LENS):

After first results analysis, target specific area with high fault density



Fault modelling & characterisation

Sort & categorise faults based on possible fault model (e.g. monobit flip)

6

Repeatability testing

Select specific fault categories of interest and test repeatability in small area

# Methodology: LFI on CPU (steps 2, 3, 4)





PEM: CPU active area (ADD with 0)



Faults with x5 lens across CPU active area: identifying dense fault area (red area) (power = 0.5W, pulse width = 50ns)



Faults with x20 lens in fault-dense area (power = 0.3W, pulse width = 50ns)

# 3 Contributions

a. Results of fault injection on CPU

- b. Cache characterisation / Reverse Engineering cache
- c. Results of fault injection on cache

# **Analysis & Results LFI CPU**

- Observed: difference in register state after attack with golden reference
- Model [8]: monobit flip on 1 instruction (hypothesis)
  - faulting instruction (uncompressed)
- (a) Bitflip bit 18 of ADD encoding: source register R5 → R1
- (b) Premature loop exit (counter partially incremented)
- Repeatability (a): 100%
- Repeatability (b): 85%



CPU fault injection for ADD and branch; repeatability test for fault on ADD instruction (zoom) (power = 0.3W, pulse width = 50ns)

[8] J.-M. Dutertre et al., "Laser Fault Injection at the CMOS 28 nm Technology Node: an Analysis of the Fault Model", 2018.



100%

80%

60%

40%

20%

0%





Zoom on L1 D cache

The four CPUs with their L1 caches



- Characteristics L1 D cache:
  - 32 KB
  - 256 sets / 4-way cache
  - 1 word = 32 bits
  - 1 line = 8 words
  - 32-bit physical address:
    - 8 bits line address,
    - 5 bits byte offset (13 bits),
    - 19 bits tag





PEM addressing even offset word (left) vs. odd offset word (left)



NIR imagery of CPU3 L1D cache

- PEM + IR:
  - Fill the cache: 256 lines × 8 words
  - 8 blocks containing data
    - 4 blocks for even offset words
    - 4 blocks for odd offset words
  - 4 even offset words/line
    - × 4 cache ways
    - = 16 even offset words in 4 blocks
    - → 1 block ⇔ 1 word offset & 4 cache ways?
    - ➤ 1 block ⇔ 1 cache way & 4 word offsets?
  - 1 data block:
    - 1 word loaded ⇔ 4 bands
    - 2 buffer zones



- PEM + IR:
  - Fill the cache: 256 lines × 8 words
  - 8 blocks containing data
    - 4 blocks for even offset words
    - 4 blocks for odd offset words
  - 4 even offset words/line
    - × 4 cache ways
    - = 16 even offset words in 4 blocks
    - ➤ 1 block ⇔ 1 word offset & 4 cache ways?
    - → 1 block ⇔ 1 cache way & 4 word offsets?
  - 1 data block:
    - 1 word loaded ⇔ 4 bands
    - 2 buffer zones



- PEM + IR:
  - Fill the cache: 256 lines × 8 words
  - 8 blocks containing data
    - 4 blocks for even offset words
    - 4 blocks for odd offset words
  - 4 even offset words/line
    - × 4 cache ways
    - = 16 even offset words in 4 blocks
    - ➤ 1 block ⇔ 1 word offset & 4 cache ways?
    - → 1 block ⇔ 1 cache way & 4 word offsets?
  - 1 data block:
    - 1 word loaded ⇔ 4 bands
    - 2 buffer zones



- PEM + IR:
  - Fill the cache: 256 lines × 8 words
  - 8 blocks containing data
    - 4 blocks for even offset words
    - 4 blocks for odd offset words
  - 4 even offset words/line
    - × 4 cache ways
    - = 16 even offset words in 4 blocks
    - ➤ 1 block ⇔ 1 word offset & 4 cache ways?
    - ➤ 1 block ⇔ 1 cache way & 4 word offsets?
  - 1 data block:
    - 1 word loaded ⇔ 4 bands
    - 2 buffer zones



- PEM + IR:
  - Fill the cache: 256 lines × 8 words
  - 8 blocks containing data
    - 4 blocks for even offset words
    - 4 blocks for odd offset words
  - 4 even offset words/line
    - × 4 cache ways
    - = 16 even offset words in 4 blocks
    - ➤ 1 block ⇔ 1 word offset & 4 cache ways?
    - ➤ 1 block ⇔ 1 cache way & 4 word offsets?
  - 1 data block:
    - 1 word loaded ⇔ 4 bands
    - 2 buffer zones



# LFI cache setup





- Cache fully filled with array 256 lines x 8 words
- Loading into 6 registers 1 value from array
  - ~1ns/load
- Pipeline flush before and after to buffer
- Pulse width: 50ns
- Delay: 500 530ns
- Synchronisation using (EM) SCA & using performance counters
- Faulting data when loaded to registers
- Fixed line and word offset; cache way attributed randomly; power = 0.6W - 1.2W,
   t pulse width = 50ns)

# LFI cache analysis

- 1 block ⇔ 1 word offset & 4 cache ways?
- ➤ 1 block ⇔ 1 cache way & 4 word offsets?
- If 1 block = 1 word: only 1 of 2 blocks is fault sensitive
- If 1 block = 1 cache way: both blocks are fault sensitive  $\rightarrow$  observed!



- Faulting data when loaded to registers across 1 buffer
  - Fixed word offset; cache way attributed randomly; iterate line 0-255
    - Averaging at 25% fault rate
  - Fixed word offset & line; random cache way
    - Mainly mono-bit reset 0→31 across buffer



Repartition of faulted bits along cache buffer

Percentage faulting load instructions for all 256 lines, fixed word offset

Repartition of faulted bits along cache buffer (zoom)

# 4 Conclusion

- a. Conclusion
- b. Prospects

## Conclusion



#### Methodology:

✓ PEM quickly reduces area to explore & finds points of interest

#### CPU LFI:

- Multiple faults on CPU (dynamic) following monobit flip on 32-bit instruction model (e.g., ADD bit 18)
- ✓ High repeatability (e.g., 100% for ADD bit 18)

#### Cache LFI:

- Dynamic monobit faults on loading data from cache to registers
- ✓ Repeatability: average 25% due to 1-in-4 chance of correct position

# **Prospects**

- Further explore CPU faults repeatability (different faults, different areas in CPU)
- Attack different zones of cache
- Find & attack area where all data converges (100% repeatability)
- Characterise and fault an Aarch64 SoC (28nm FD-SOI)
- Potential in using LFI to aid or imitate microarchitectural attacks



# **Bibliography**

- [1] S.P. Skorobogatov et al., "Optical fault induction attacks," *Cryptographic Hardware and Embedded Systems*, *CHES*, 2002.
- [2] R.S. Lima, "Reverse-Engineering and Data Extraction from SRAM using Photon Emission Analysis," *IEEE PAINE*, 2024.
- [3] H. Perrin et al., "Betrayed by Light: How Photon Emission Microscopy Empowers Register Bit-Level Laser Attacks on Microcontrollers," *IEEE HOST*, 2025.
- [4] T. Trouchkine et al., "Soc physical security evaluation," Ph.D. dissertation, Université Grenoble Alpes, 2021.
- [5] A. Vasselle et al., "Laser-Induced Fault Injection on Smartphone Bypassing the Secure Boot-Extended Version," in *IEEE Transactions on Computers*, 2020.
- [6] A. Stuffer, "Interactive and non-destructive verification of sram-descrambling with laser", in *Microelectronics Reliability*, 2004.
- [7] S. Chef et al., "Descrambling if embedded SRAM using a laser probe", IEEE IPFA, 2018.
- [8] J.-M. Dutertre et al., "Laser Fault Injection at the CMOS 28 nm Technology Node: an Analysis of the Fault Model", *FDTC*, 2018.





#### **Soline CASAVECCHIA**

soline.casavecchia@cea.fr



# **Definition: Fault injection**

- Fault Injection Attack: target behaviour modification advantageous to the attacker
- Laser Fault Injection (LFI)
  - more precise than other FI methods (e.g., EM…)
  - Target Si die illuminated via laser pulse → integrated circuit faulted (photocurrents created)
    - Need optical access to die
    - IR wavelength to pass through backside Si
  - Spot diameter (multiple lenses, focalisation): 20

 $\mu$ m ~ 1  $\mu$ m

LFI setups





Laser Pulsys & board – zoom target & lenses



## **Definition: System-on-Chip**

- Integrated Circuit (IC) with all functionalities of a system on a single chip (« all-in-one", e.g. smartphone)
  - Processor cores e.g. ARM architecture
  - Memory main memory (DRAM) + cache(s) (SRAM)
  - Interfaces e.g. USB, Ethernet, etc.
  - Digital signal processors
  - Bus-based communication
  - Other



Backside infrared imagery of a microcontroller [1]



Backside infrared imagery of a quad-core cortex A9 SoC [2]

[9] R. Viera et al. "Tampering with the flash memory of microcontrollers: permanent fault injection via laser illumination during read operations", 2024. [5] A. Vasselle et al., "Laser-Induced Fault Injection on Smartphone Bypassing the Secure Boot-Extended Version", 2020.



## **Results LFI CPU**

#### **Algorithm – Code under attack**

**Input** : *n*, *c* 

**Output :** registers list

initialise list

If c = 'A' or c='T' Then

list ← snapshot registers

If 'A' Then raise GPIO End If

loop:

bgt

add R5, R5, #1

loop

cmp R6, R5

While i < n

*İ*++

**End While** 

lower GPIO

list ← snapshot registers

**End If** 

| 15 |
|----|
| F  |
| F  |
| F  |
| F  |
| F  |
| F  |
| F  |
| F  |
| F  |
| F  |
| F  |
| F  |
| F  |
| S  |
| L  |
| F  |
|    |

| Register | Value                                           |   |
|----------|-------------------------------------------------|---|
| R0       | Pointer to GPIO peripheral                      |   |
| R1       | GPIO low value                                  |   |
| R2       | GPIO high value                                 |   |
| R3       | Pointer to list of 32-bit words                 |   |
| R4       | Received char through UART (A or T, variable c) |   |
| R5       | Increment value i                               |   |
| R6       | Max value variable (cst_r, $n$ ) = 1000 = 0x3E8 |   |
| R7       | Equal to Stack Pointer (SP) – unused            |   |
| R8       | Attack Mask (reset u. test; set u. attack)      |   |
| R9       | 0x00000000 - unused                             |   |
| R10      | - unused                                        |   |
| R11      | 0x00000000 - unused                             |   |
| R12      | 0x00000000 - unused                             |   |
| SP       | Stack Pointer                                   |   |
| LR       | Link Register, = R3                             |   |
| PC       | Program Counter                                 |   |
|          | 26/00/2025                                      | 2 |

### **Results LFI CPU**

#### Algorithm – Code under attack

Input: n, c

**Output:** registers list

initialise list

If c = 'A' or c='T' Then

list ← snapshot registers

If 'A' Then raise GPIO End If

loop:

bgt

add R5, R5, #1

loop

cmp R6, R5

**While** *i* < *n* 

**End While** 

**lower GPIO** 

list ← snapshot registers

End If



### **CPU PEM**





Backside IR scan highlighting cores and memory structures for PEM



XOR with 0xFFFF FFFF



XOR with 0x0000 0000

- 4 CPUs 1 separating band
- Frequency  $f_{\text{max}} = 996 \text{ MHz}$
- Scripts PEM :
  - Empty loop
  - ADD Rx, Rx, R0 (R0 = 0)
  - XOR Rx, Rx, #val
  - Load in register of array from cache
- Lit up area → target area for LFI

## **Caches**

- 1 cache L1/CPU: L1-I, L1-D 32
   <sub>512 lines \* 8</sub>
   words = 4096
- 1 cache global L2 1 MB
- Cache lines : 8 words/line ⇔ 32 bytes/line
- Cache HIT via step parameter (in words) and iteration (n)







10 240 lines <=> 4096 words

## **Caches**

- 1 cache L1/CPU: L1-I, L1-D 32 KB
- 1 cache global L2 1 MB
- Cache lines : 8 words/line ⇔ 32 bytes/line
- Cache HIT via step parameter (in words) and iteration (n)



Target cores & L2









Load Rx ← array (cache)
Upper – L2
Lower – CPU3, L1-I/D



- Observed fault on R5 vs corresponding faulted instruction
  - R5 = R<sub>other</sub> (> n): ADD faulted, source register modified (bits [19:16]): ADD R5, R5, #1 → ADD R5, R<sub>other</sub>, #1; e.g. 0b0101 → 0b0001 ⇔ R5 → R1



Loop exit following ADD fault



- Observed fault on R5 vs corresponding faulted instruction
  - R5 = R<sub>other</sub> (> n): ADD faulted, source register modified (bits [19:16]): ADD R5, R5, #1 → ADD R5, R<sub>other</sub>, #1; e.g. 0b0101 → 0b0001 ⇔ R5 → R1
  - Partial increment: force loop exit, BGT faulted → trigger signal width reduced; e.g. BGT @loop → BGT @other



Loop exit following branch fault

# LFI CPU results analysis

- Observed fault on R5 vs corresponding faulted instruction
  - R5 = R<sub>other</sub> (> n): ADD faulted, source register modified (bits [19:16]): ADD R5, R5, #1 → ADD R5, R<sub>other</sub>, #1; e.g. 0b0101 → 0b0001 ⇔ R5 → R1
  - Partial increment: force loop exit, e.g. BGT faulted → trigger signal width reduced; e.g. BGT @loop
     → BGT @other
- No fault detected ≠ no fault occurred: e.g., immediate value reset in ADD → loop iteration increase











# LFI CPU results analysis



• With LFI emulation following a mono-bit flip on 1 instruction model, possible effects are:

| ADD                                                                                | СМР                                                                 | BGT                                                                         |
|------------------------------------------------------------------------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------|
| Increment change → r5 <sub>e</sub> < max: reduced /increased cycles                |                                                                     | Branch address change: early loop end, error (illegal destination address), |
| Increment change $\rightarrow$ r5 <sub>e</sub> > max: early loop exit with r5>r6   |                                                                     | increased cycles (branching back higher)                                    |
| Destination register change: increased cycles/ potential crash (r7)                | Operand 2 change/left shift: r6 < op2 <sub>e</sub> → early loop end |                                                                             |
| Source register change: increased/decreased cycle & early loop exit if $r5_e > r6$ | Operand 1 change: op1 <sub>e</sub> < r5 → early loop end            |                                                                             |
| Opcode modification: different instruction                                         | Opcode modification: different instruction (possibly unauthorised)  | Opcode modification: different instruction (possibly illegal)               |
| R/I modification: instruction change (#1 → r1)                                     | R/I modification: instruction change (r1 → #5)                      |                                                                             |
| Condition change: error/ increased cycles by 1                                     | Condition change: error/ increased/ decreased cycles                | Condition change: branch under different condition (e.g. bgt → ble)         |

# **Bibliography**

- [1] S.P. Skorobogatov et al., "Optical fault induction attacks," *Cryptographic Hardware and Embedded Systems*, *CHES*, 2002.
- [2] R.S. Lima, "Reverse-Engineering and Data Extraction from SRAM using Photon Emission Analysis," *IEEE PAINE*, 2024.
- [3] H. Perrin et al., "Betrayed by Light: How Photon Emission Microscopy Empowers Register Bit-Level Laser Attacks on Microcontrollers," *IEEE HOST*, 2025.
- [4] T. Trouchkine et al., "Soc physical security evaluation," Ph.D. dissertation, Université Grenoble Alpes, 2021.
- [5] A. Vasselle et al., "Laser-Induced Fault Injection on Smartphone Bypassing the Secure Boot-Extended Version," in *IEEE Transactions on Computers*, 2020.
- [6] A. Stuffer, "Interactive and non-destructive verification of sram-descrambling with laser", in *Microelectronics Reliability*, 2004.
- [7] S. Chef et al., "Descrambling if embedded SRAM using a laser probe", IEEE IPFA, 2018.
- [8] J.-M. Dutertre et al., "Laser Fault Injection at the CMOS 28 nm Technology Node: an Analysis of the Fault Model", *FDTC*, 2018.
- [9] R. Viera et al. "Tampering with the flash memory of microcontrollers: permanent fault injection via laser illumination during read operations", *Journal of Cryptographic Engineering*, 2024.