## **FPGA Audio Synthesizer**

A basic digital audio synthesizer implemented on a Nexys A7 FPGA board. The system generates square wave tones through PWM based on 16 slide switch inputs.

**Jiban-Ul Azam Chowdhury Shafin** 

Submitted to: Prof. Dr.-Ing. Ali Hayek

**Electronic Engineering, Hochschule Hamm- LIPPSTADT** 



## **System Overview**



#### **Hardware**

Nexys A7 FPGA board with Artix-7 chip



#### **Outputs**

Audio through 3.5mm jack via PWM signal



#### Inputs

16 slide switches select different audio frequencies



#### **Control**

Reset button mutes output and resets PWM counter

## **Project Management**



#### **Block Diagram Design**

Created functional block diagram to visualize system components



#### **VHDL Development**

Implemented synthesizer logic in VHDL



#### **Testing & Simulation**

Created testbench and validated with ModelSim



#### **Hardware Implementation**

Synthesized and deployed to Nexys A7 FPGA board



# **Technologies Used**

#### **VHDL**

Hardware description language for system behavior

#### **Vivado**

For writing, simulating, synthesizing, and implementing code

#### **Nexys A7 FPGA**

Development board with built-in switches and audio interface

#### **KiCad**

For schematic creation and PCB design



# **PCB Design**









4-layer PCB design with dimensions 56.5mm × 54.0mm. Manually routed with dedicated power and ground planes.

### **Component Breakdown**

€53.50 €50.00

€1.50

**Total Unit Cost** 

Including PCB and components

**FPGA Cost** 

Artix-7 XC7A100T-CSG324 **PCB Cost** 

Per board (4-layer)

€2.00

**Other Components** 

Regulators, capacitors, headers



### **Results & Conclusion**



The project successfully implemented a digital audio synthesizer on FPGA hardware with a custom PCB design. All timing constraints were met with no resource overflow.

### **Live Demonstration:**