









# ARCHITECTURE AND DESIGN OF A ROOM-TEMPERATURE FEEDBACK LOOP BETWEEN CRYOGENIC QUBITS MEASUREMENTS AND CONTROLS

## Mathieu Toubeix\*, Eric Guthmuller\*, Tristan Meunier\*\*





## ...but error correction is needed to exploit quantum advantage...

Use of redundancy

10<sup>3</sup> Physical qubits ≈ 1 logical qubit



Need fast (~1 µs) and scalable feedback

### ... and fine tuning of parameters with calibration



Calibration protocol of Google Sycamore, Each node is an experiment aiming at calibrating one or several parameters. For example those parameters can be Rabbi frequencies, pulse shapes and timings, biases *etc...* [1]

Need flexible and scalable feedback

# Two main kind of quantum feedback [2]



## Four ways of controlling, measuring and implementing Bayesian feedback on spin qubits [3]

#### Software based

- + Fast and easy to develop
- + High flexibility
- + Almost free
- Very high latency  $(~1 \mu s)$ - More points of

failure

algorithms

- Costly

latencies

- Design is frozen after tape-out

- Very long design process

OS Qubits

#### Analog devices

- + Very low latency (~100 ns)
- Complex to design (especially in RF)
- Can't implement complex algorithms
- No memory and no parallelization
- Extremely sensitive to noise
- Prone to failure



### Goal: implementing a FPGA architecture for Bayesian feedback

- Need to scale to thousands of Qubits (multi-board) synchronization, distributed control)
- Need latencies below 1 µs
- Real-time constraints for control and measurements
- Implementation on RFSoC ZCU111 (and ZCU208)

#### ASICs + Low latency (~100 ns\*) + Can implement complex ASIC + Easy interface with computer

\*no actual implementation, this latency is an estimation based on FPGA



[10] QBLOX https://www.qblox.com/

# **FPGAs**

- + Low latency (~200 ns) + Can implement complex
- algorithms
- + Easy interface with computer
- + Prepare ASIC transition + Flexibility
- Less optimal than ASIC



### State of the art

Academic (Yang&al – USTC)[4]

125 ns feedback scales to 100 qubits Also open-source projects<sup>[5]</sup>, specialized in fast switching<sup>[6]</sup> or scalability<sup>[7]</sup>...

#### Industrial (IBM Condor)[8]



100 ns feedback scales to 1121 qubits Also control architectures<sup>[9]</sup>, start-ups projects<sup>[10]</sup>...

### Conclusion

- Objective is a high-performance FPGA architecture, ready for future ASIC implementation
- Similar work on supra-conducting qubits is more advanced
- Focus on the specificities of semiconducting qubits
- Currently working on a low-memory footprint real-time ramp generator

[1] J. Bardin, "Beyond-Classical Computing Using Superconducting Quantum Processors," 2022 IEEE International Solid- State Circuits Conference (ISSCC), 2022, pp. 422-424 [2] J. Zhang, Y. Liu, R.-B. Wu, K. Jacobs, et F. Nori, « Quantum feedback: theory, experiments, and applications », Physics Reports, vol. 679, p. 1-60, mars 2017 [3] Y. Salathé et al., « Low-Latency Digital Signal Processing for Feedback and Feedforward in Quantum Computing and Communication », Phys. Rev. Applied, vol. 9, no 3, p. 034011, mars 2018 [4] Y. Yang et al., « FPGA-based electronic system for the control and readout of superconducting quantum processors », arXiv:2110.07965 [physics, physics:quant-ph], févr. 2022 [5] L. Stefanazzi et al., « The QICK (Quantum Instrumentation Control Kit): Readout and control for qubits and detectors », arXiv:2110.00557 [physics, physics:quant-ph], oct. 2021 [6] K. H. Park et al., « ICARUS-Q: A scalable RFSoC-based control system for superconducting quantum computers », arXiv:2112.02933 [physics, physics:quant-ph], déc. 2021 [7] N. Messaoudi, C. Crocker, et M. Almendros, « A Hardware-Accelerated Qubit Control System for Quantum Information Processing », in 2020 XXXV Conference on Design of Circuits and Integrated Systems (DCIS), nov. 2020, p. 1-5. [8] Zettles et al., "Design Considerations for Superconducting Quantum Systems," Proc. 2022 IEEE International Solid-State Circuits Conference (ISSCC), pp. 424-425, feb. 2022. [9] N. Khammassi et al., « A Scalable Microarchitecture for Efficient Instruction- Driven Signal Synthesis and Coherent Qubit Control », p. 10.

\* Univ. Grenoble Alpes, CEA, List, F-38000 Grenoble, France

\*\* CNRS, Néel Institut, F-38000 Grenoble, France