# University of Texas at Austin

# DIGITAL LOGIC DESIGN

# Lab 7: VHDL for System Design

 $\underset{\text{jid295}}{Joshua}\ Dong$ 

December 3, 2016

#### Contents

- 1. Block Diagram
- 2. State Graph
- 3. VHDL Code
- $4.\ \, \text{Waveforms}$
- 5. HDL Synthesis Report
- 6. XDC File

#### **Problem Statement**

Design an arithmetic unit that computes  $W = X^*Y + Z$ , where **X** is **5** bits, **Y** is **3** bits and **Z** is **3** bits. Assume that the start signal (St) is 1 exactly for one clock cycle. When St is '1', in the first clock cycle, the Multiplier (X) should be loaded from the bus. In the second clock cycle, the Multiplicand (Y) should be loaded from the same bus. Finally, in the third clock cycle, Z (the term to be added) should be loaded. Then the state machine should multiply X by Y. Use a 9-bit accumulator, and design the multiplier without using a counter. Use the overloaded addition operator to add. Use a second adder to add Z to X\*Y and store the result in the accumulator using a fourth load signal.

### **Block Diagram**

The following block diagram of the system shows registers, adders, MUXes, and other components. Specified are the used signals, size of registers, adders, etc. The design includes an active-high asynchronous RESET for your design.



## State Graph

Below is the state graph for the control circuit.



#### VHDL Code

Below is simply an implementation of the state graph:

```
library ieee;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_unsigned.all;
use IEEE.std_logic_arith.all;
use IEEE.numeric_std.all;
entity SM is
    port(rst, clk, X: in std_logic;
         Q1, Q2, Q3, Z: out std_logic);
end SM;
architecture SM_a of SM is
    signal state, nextstate: integer range 0 to 12 := 0;
begin
    process (state, X)
    begin
        case state is
            -- default to no action
            Load <= '0';
            Shift <= '0';
            Add1 <= '0';
            Add2 <= '0';
            Done <= '0';
```

```
when 0 \Rightarrow
    if (St = '0') then
         nextstate <= 0;</pre>
     else
         Load <= '1';
         nextstate <= 1;</pre>
     end if;
when 1 \Rightarrow
    if (M = '1') then
         Add1 <= '1';
         nextstate <= 2;</pre>
     else
         Shift <= '1';
         nextstate <= 3;</pre>
     end if;
 when 2 \Rightarrow
     Shift = '1';
    nextstate <= 3;</pre>
when 3 =>
    if (M = '1') then
         Add1 <= '1';
         nextstate <= 4;</pre>
     else
         Shift <= '1';
         nextstate <= 5;</pre>
     end if;
 when 4 \Rightarrow
     Shift = '1';
     nextstate <= 5;</pre>
when 5 =>
    if (M = '1') then
         Add1 <= '1';
         nextstate <= 6;</pre>
     else
         Shift <= '1';
         nextstate <= 7;</pre>
     end if;
 when 6 \Rightarrow
     Shift = '1';
    nextstate <= 7;</pre>
when 7 \Rightarrow
     if (M = '1') then
         Add1 <= '1';
         nextstate <= 8;</pre>
     else
         Shift <= '1';
         nextstate <= 9;</pre>
     end if;
 when 8 \Rightarrow
     Shift = '1';
    nextstate <= 9;</pre>
when 9 \Rightarrow
     if (M = '1') then
```

```
Add1 <= '1';
                      nextstate <= 10;</pre>
                      Shift <= '1';
                      nextstate <= 11;</pre>
                  end if;
             when 10 =>
                  Shift = '1';
                  nextstate <= 11;</pre>
             when 11 =>
                  Done <= '1';
                  nextstate <= 11;</pre>
             when 12 =>
                  Add2 <= '1';
                  nextstate <= 0;</pre>
         end case;
    end process;
    process (clk, rst)
    begin
        -- active-low asynchronous clear
        if (rst = '0') then
             state <= 0;
         -- rising edge trigger
         elsif rising_edge(clk) then
             state <= nextstate;</pre>
         end if;
    end process;
end SM_a;
```

 $\operatorname{ctrl.vhdl}$ 

#### Waveforms

# **HDL Synthesis Report**

No latch was identified, so below is the HDL Synthesis Report page.

#### XDC file