# **Analysis Report**

# mxnet::op::forward\_kernel(float\*, float const \*, float const \*, int, int, int, int, int, int, int)

| Duration                | 9.33883 ms (9,338,835 ns) |
|-------------------------|---------------------------|
| Grid Size               | [ 1000,24,4 ]             |
| Block Size              | [ 16,16,1 ]               |
| Registers/Thread        | 32                        |
| Shared Memory/Block     | 0 B                       |
| Shared Memory Executed  | 0 B                       |
| Shared Memory Bank Size | 4 B                       |

## [0] TITAN V

| [U] IIIAN V                              |  |  |  |  |  |  |
|------------------------------------------|--|--|--|--|--|--|
| GPU-9910c808-3335-47c7-980a-bf909aedc5aa |  |  |  |  |  |  |
| 7.0                                      |  |  |  |  |  |  |
| 1024                                     |  |  |  |  |  |  |
| 2048                                     |  |  |  |  |  |  |
| 48 KiB                                   |  |  |  |  |  |  |
| 96 KiB                                   |  |  |  |  |  |  |
| 65536                                    |  |  |  |  |  |  |
| 65536                                    |  |  |  |  |  |  |
| [ 2147483647, 65535, 65535 ]             |  |  |  |  |  |  |
| [ 1024, 1024, 64 ]                       |  |  |  |  |  |  |
| 64                                       |  |  |  |  |  |  |
| 32                                       |  |  |  |  |  |  |
| 29.798 TeraFLOP/s                        |  |  |  |  |  |  |
| 14.899 TeraFLOP/s                        |  |  |  |  |  |  |
| 7.45 TeraFLOP/s                          |  |  |  |  |  |  |
| 80                                       |  |  |  |  |  |  |
| 1.455 GHz                                |  |  |  |  |  |  |
| true                                     |  |  |  |  |  |  |
| 4                                        |  |  |  |  |  |  |
| 32                                       |  |  |  |  |  |  |
| 652.8 GB/s                               |  |  |  |  |  |  |
| 11.755 GiB                               |  |  |  |  |  |  |
| 64 KiB                                   |  |  |  |  |  |  |
| 4.5 MiB                                  |  |  |  |  |  |  |
| 7                                        |  |  |  |  |  |  |
| 3                                        |  |  |  |  |  |  |
| 8 Gbit/s                                 |  |  |  |  |  |  |
| 8                                        |  |  |  |  |  |  |
|                                          |  |  |  |  |  |  |

# 1. Compute, Bandwidth, or Latency Bound

The first step in analyzing an individual kernel is to determine if the performance of the kernel is bounded by computation, memory bandwidth, or instruction/memory latency. The results below indicate that the performance of kernel "mxnet::op::forward\_kernel" is most likely limited by instruction and memory latency. You should first examine the information in the "Instruction And Memory Latency" section to determine how it is limiting performance.

#### 1.1. Kernel Performance Is Bound By Instruction And Memory Latency

This kernel exhibits low compute throughput and memory bandwidth utilization relative to the peak performance of "TITAN V". These utilization levels indicate that the performance of the kernel is most likely limited by the latency of arithmetic or memory operations. Achieved compute throughput and/or memory bandwidth below 60% of peak typically indicates latency issues.



# 2. Instruction and Memory Latency

Instruction and memory latency limit the performance of a kernel when the GPU does not have enough work to keep busy. The performance of latency-limited kernels can often be improved by increasing occupancy. Occupancy is a measure of how many warps the kernel has active on the GPU, relative to the maximum number of warps supported by the GPU. Theoretical occupancy provides an upper bound while achieved occupancy indicates the kernel's actual occupancy.

#### 2.1. Occupancy Is Not Limiting Kernel Performance

The kernel's block size, register usage, and shared memory usage allow it to fully utilize all warps on the GPU.

| Variable            | Achieved | Theoretical | Device Limit | Grid Size: [ 1000,24,4 ] (96000 blocks) Block Size: [ 16 |
|---------------------|----------|-------------|--------------|----------------------------------------------------------|
| Occupancy Per SM    |          |             |              |                                                          |
| Active Blocks       |          | 8           | 32           | 0 4 8 12 16 20 24 28 32                                  |
| Active Warps        | 57.5     | 64          | 64           | 0 9 18 27 36 45 54 664                                   |
| Active Threads      |          | 2048        | 2048         | 0 512 1024 1536 2048                                     |
| Occupancy           | 89.8%    | 100%        | 100%         | 0% 25% 50% 75% 100°                                      |
| Warps               |          |             |              |                                                          |
| Threads/Block       |          | 256         | 1024         | 0 256 512 768 1024                                       |
| Warps/Block         |          | 8           | 32           | 0 4 8 12 16 20 24 28 32                                  |
| Block Limit         |          | 8           | 32           | 0 4 8 12 16 20 24 28 32                                  |
| Registers           |          |             |              |                                                          |
| Registers/Thread    |          | 32          | 65536        | 0 16384 32768 49152 65530                                |
| Registers/Block     |          | 8192        | 65536        | 0 16k 32k 48k 64k                                        |
| Block Limit         |          | 8           | 32           | 0 4 8 12 16 20 24 28 32                                  |
| Shared Memory       |          |             |              |                                                          |
| Shared Memory/Block |          | 0           | 98304        | 0 32k 64k 96k                                            |
| Block Limit         |          | 0           | 32           | 0 4 8 12 16 20 24 28 32                                  |

#### 2.2. Occupancy Charts

The following charts show how varying different components of the kernel will impact theoretical occupancy.







**Registers Per Thread** 





#### 2.3. Multiprocessor Utilization

The kernel's blocks are distributed across the GPU's multiprocessors for execution. Depending on the number of blocks and the execution duration of each block some multiprocessors may be more highly utilized than others during execution of the kernel. The following chart shows the utilization of each multiprocessor during execution of the kernel.



5

#### 3. Compute Resources

GPU compute resources limit the performance of a kernel when those resources are insufficient or poorly utilized. Compute resources are used most efficiently when all threads in a warp have the same branching and predication behavior. The results below indicate that a significant fraction of the available compute performance is being wasted because branch and predication behavior is differing for threads within a warp.

#### 3.1. Low Warp Execution Efficiency

Warp execution efficiency is the average percentage of active threads in each executed warp. Increasing warp execution efficiency will increase utilization of the GPU's compute resources. The warp execution efficiency for these kernels is 87.7% if predicated instructions are not taken into account. The kernel's not predicated off warp execution efficiency of 79.9% is less than 100% due to divergent branches and predicated instructions.

Optimization: Reduce the amount of intra-warp divergence and predication in the kernel.

#### 3.2. Divergent Branches

Compute resource are used most efficiently when all threads in a warp have the same branching behavior. When this does not occur the branch is said to be divergent. Divergent branches lower warp execution efficiency which leads to inefficient use of the GPU's compute resources.

Optimization: Each entry below points to a divergent branch within the kernel. For each branch reduce the amount of intra-warp divergence.

/mxnet/src/operator/custom/./new-forward.cuh

| Divergence = 50% [ 384000 divergent executions out of 768000 total executions ] |
|---------------------------------------------------------------------------------|
| Divergence = 0% [ 0 divergent executions out of 8640000 total executions ]      |
| Divergence = 0% [ 0 divergent executions out of 720000 total executions ]       |
| Divergence = 0% [ 0 divergent executions out of 43200000 total executions ]     |
| Divergence = 0% [ 0 divergent executions out of 8640000 total executions ]      |
| Divergence = 0% [ 0 divergent executions out of 43200000 total executions ]     |
| Divergence = 0% [ 0 divergent executions out of 43200000 total executions ]     |
| Divergence = 0% [ 0 divergent executions out of 43200000 total executions ]     |
| Divergence = 0% [ 0 divergent executions out of 43200000 total executions ]     |
| Divergence = 0% [ 0 divergent executions out of 43200000 total executions ]     |
| Divergence = 0% [ 0 divergent executions out of 43200000 total executions ]     |
| Divergence = 0% [ 0 divergent executions out of 43200000 total executions ]     |
| Divergence = 0% [ 0 divergent executions out of 43200000 total executions ]     |
| Divergence = 0% [ 0 divergent executions out of 720000 total executions ]       |
|                                                                                 |

#### 3.3. Function Unit Utilization

Different types of instructions are executed on different function units within each SM. Performance can be limited if a function unit is over-used by the instructions executed by the kernel. The following results show that the kernel's performance is not limited by overuse of any function unit.

Load/Store - Load and store instructions for shared and constant memory.

Texture - Load and store instructions for local, global, and texture memory.

Half - Half-precision floating-point arithmetic instructions.

Single - Single-precision integer and floating-point arithmetic instructions.

Double - Double-precision floating-point arithmetic instructions.

Special - Special arithmetic instructions such as sin, cos, popc, etc. Control-Flow - Direct and indirect branches, jumps, and calls.



#### 3.4. Instruction Execution Counts

The following chart shows the mix of instructions executed by the kernel. The instructions are grouped into classes and for each class the chart shows the percentage of thread execution cycles that were devoted to executing instructions in that class. The "Inactive" result shows the thread executions that did not execute any instruction because the thread was predicated or inactive due to divergence.



#### 3.5. Floating-Point Operation Counts

The following chart shows the mix of floating-point operations executed by the kernel. The operations are grouped into classes and for each class the chart shows the percentage of thread execution cycles that were devoted to executing operations in that class. The results do not sum to 100% because non-floating-point operations executed by the kernel are not shown in this chart.



## 4. Memory Bandwidth

Memory bandwidth limits the performance of a kernel when one or more memories in the GPU cannot provide data at the rate requested by the kernel. The results below indicate that the kernel is limited by the bandwidth available to the unified cache that holds texture, global, and local data.

#### 4.1. Global Memory Alignment and Access Pattern

Memory bandwidth is used most efficiently when each global memory load and store has proper alignment and access pattern. The analysis is per assembly instruction.

Optimization: Each entry below points to a global load or store within the kernel with an inefficient alignment or access pattern. For each load or store improve the alignment and access pattern of the memory access.

#### /mxnet/src/operator/custom/./new-forward.cuh

| /mxnev/src/operator/custom/./new-forward.cun |                                                                                                                                       |  |  |  |
|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Line 45                                      | Global Load L2 Transactions/Access = 5.2, Ideal Transactions/Access = 3.9 [ 224460000 L2 transactions for 43200000 total executions ] |  |  |  |
| Line 45                                      | Global Load L2 Transactions/Access = 1, Ideal Transactions/Access = 1 [ 43200000 L2 transactions for 43200000 total executions ]      |  |  |  |
| Line 45                                      | Global Load L2 Transactions/Access = 1, Ideal Transactions/Access = 1 [ 43200000 L2 transactions for 43200000 total executions ]      |  |  |  |
| Line 45                                      | Global Load L2 Transactions/Access = 5.2, Ideal Transactions/Access = 3.9 [ 224460000 L2 transactions for 43200000 total executions ] |  |  |  |
| Line 45                                      | Global Load L2 Transactions/Access = 5.2, Ideal Transactions/Access = 3.9 [ 224460000 L2 transactions for 43200000 total executions ] |  |  |  |
| Line 45                                      | Global Load L2 Transactions/Access = 1, Ideal Transactions/Access = 1 [ 43200000 L2 transactions for 43200000 total executions ]      |  |  |  |
| Line 45                                      | Global Load L2 Transactions/Access = 5.2, Ideal Transactions/Access = 3.9 [ 224460000 L2 transactions for 43200000 total executions ] |  |  |  |
| Line 45                                      | Global Load L2 Transactions/Access = 5.2, Ideal Transactions/Access = 3.9 [ 224460000 L2 transactions for 43200000 total executions ] |  |  |  |
| Line 45                                      | Global Load L2 Transactions/Access = 1, Ideal Transactions/Access = 1 [ 43200000 L2 transactions for 43200000 total executions ]      |  |  |  |
| Line 45                                      | Global Load L2 Transactions/Access = 1, Ideal Transactions/Access = 1 [ 43200000 L2 transactions for 43200000 total executions ]      |  |  |  |
| Line 49                                      | Global Store L2 Transactions/Access = 5.2, Ideal Transactions/Access = 3.9 [ 3741000 L2 transactions for 720000 total executions ]    |  |  |  |

#### 4.2. Memory Bandwidth And Utilization

The following table shows the memory bandwidth used by this kernel for the various types of memory on the device. The table also shows the utilization of each memory type relative to the maximum throughput supported by the memory.

| Transactions                       | Bandwidth  | Utilization     |       |      |           |        |        |
|------------------------------------|------------|-----------------|-------|------|-----------|--------|--------|
| Shared Memory                      |            |                 |       |      |           |        |        |
| Shared Loads                       | 0          | 0 B/s           |       |      |           |        |        |
| Shared Stores                      | 0          | 0 B/s           |       |      |           |        |        |
| Shared Total                       | 0          | 0 B/s           | Idle  | Low  | Medium    | High   | Max    |
| L2 Cache                           |            |                 | 1010  | 2011 | rregiani  | Trigit | TIGA   |
| Reads                              | 68277030   | 233.955 GB/s    |       |      |           |        |        |
| Writes                             | 3741022    | 12.819 GB/s     |       |      |           |        |        |
| Total                              | 72018052   | 246.774 GB/s    | Idle  | Low  | Medium    | High   | Max    |
| Unified Cache                      |            |                 |       |      |           |        |        |
| Local Loads                        | 0          | 0 B/s           |       |      |           |        |        |
| Local Stores                       | 0          | 0 B/s           |       |      |           |        |        |
| Global Loads                       | 1336502145 | 4,579.594 GB/s  |       |      |           |        |        |
| Global Stores                      | 3741000    | 12.819 GB/s     |       |      |           |        |        |
| Texture Reads                      | 515264339  | 7,062.319 GB/s  |       |      |           |        |        |
| Unified Total                      | 1855507484 | 11,654.732 GB/s | Idle  | Low  | Medium    | High   | Max    |
| Device Memory                      |            |                 | 10110 |      |           |        | 7 1007 |
| Reads                              | 86728522   | 297.18 GB/s     |       |      |           |        |        |
| Writes                             | 3792151    | 12.994 GB/s     |       |      |           |        |        |
| Total                              | 90520673   | 310.174 GB/s    | Idle  | Low  | Medium    | High   | Max    |
| System Memory                      |            |                 | 1010  | 2011 | . rearann |        | - 1107 |
| [ PCle configuration: Gen3 x8, 8 G | bit/s ]    |                 |       |      |           |        |        |
| Reads                              | 0          | 0 B/s           | Idle  | Low  | Medium    | High   | Max    |
| Writes                             | 5          | 17.132 kB/s     |       |      |           |        | =      |
|                                    |            |                 | Idle  | Low  | Medium    | High   | Max    |

#### 4.3. Memory Statistics

The following chart shows a summary view of the memory hierarchy of the CUDA programming model. The green nodes in the diagram depict logical memory space whereas blue nodes depicts actual hardware unit on the chip. For the various caches the reported percentage number states the cache hit rate; that is the ratio of requests that could be served with data locally available to the cache over all requests made.

The links between the nodes in the diagram depict the data paths between the SMs to the memory spaces into the memory system. Different metrics are shown per data path. The data paths from the SMs to the memory spaces report the total number of memory instructions executed, it includes both read and write operations. The data path between memory spaces and "Unified Cache" or "Shared Memory" reports the total amount of memory requests made (read or write). All other data paths report the total amount of transferred memory in bytes.