# This laboratory assignment is due at the beginning of class on 2022/2/21.

<u>Deliverables:</u> Please read the laboratory background and description for each portion and note all high-level tasks (<u>underlined</u>). A laboratory report including detailed description of tasks performed and discussion of results is required. The lab is a group assignment; all report submissions should clearly detail the responsibilities and contributions from group members. Lab groups must work together in the planning phase of the laboratory execution to determine each member's contributions. Lab groups must also demonstrate compiled and loaded functionalities to the instructor during scheduled lab time.

<u>Be advised:</u> The laboratory assignment may be completed in groups sized 2-4. Only one graduate student is allowed per group. Groups are prohibited from collaborating.

This laboratory exercise requires programming of the SoC FPGA using the DE10-Standard's on-board USB Blaster. To achieve this, the switches on SW10 must be configured according to Figure 1.



Figure 1: FPGA configuration mode MSEL setting for USB Blaster programming.

# **BACKGROUND**

We wish to implement a finite state machine (FSM) that recognizes two specific sequences of applied input symbols, namely four consecutive 1s or four consecutive 0s. There is an input w and an output z. Whenever w = 1 or w = 0 for four consecutive clock pulses the value of z has to be 1; otherwise, z = 0. Overlapping sequences are allowed, so that if w = 1 for five consecutive clock pulses the output z will be equal to 1 after the fourth and fifth pulses. Figure 2 illustrates the required relationship between w and z.



Figure 2: Required timing for the output, z.

ECE 09.402/504.01 Lab 1 - FSMs Assigned: 2022/02/07

Dr. D. M. Calhoun



|      | State Code                 |      | State Code                 |
|------|----------------------------|------|----------------------------|
| Name | <b>Y8Y7Y6Y5Y4Y3Y2Y1Y</b> 0 | Name | <b>Y8Y7Y6Y5Y4Y3Y2Y1Y</b> 0 |
| Α    | 00000001                   | Α    | 000000000                  |
| В    | 00000010                   | В    | 00000011                   |
| С    | 00000100                   | С    | 00000101                   |
| D    | 000001000                  | D    | 000001001                  |
| Е    | 000010000                  | Е    | 000010001                  |
| F    | 000100000                  | F    | 000100001                  |
| G    | 001000000                  | G    | 001000001                  |
| Н    | 010000000                  | Н    | 010000001                  |
| 1    | 100000000                  | 1    | 100000001                  |

Figure 3: A state diagram for the FSM.

Table 1: One-hot codes for the FSM.

Table 2: Modified state codes for the FSM.

# PART 1

A state diagram for this FSM is shown in Figure 3. For this part you will manually derive an FSM circuit that implements this state diagram, including the logic expressions that feed each of the state flip-flops. To implement the FSM use nine state flip-flops called  $y_8,...,y_0$  and the one-hot state assignment given in Table 1.

### **DESIGN 1A**

<u>Design and implement the digital circuit using the one-hot state codes in Table 1</u> on the DE10-Standard board as follows:

- 1. Create a new Quartus project for the FSM circuit by using the DE10-Standard's SystemBuilder tool. Select the appropriate hardware resources to create a template project that includes VHDL mappings for the LEDs, buttons, and switches.
  - The SystemBuilder tool can be acquired from Terasic's DE10-Standard download portal!
  - Go to <a href="http://download.terasic.com/downloads/cd-rom/de10-standard/">http://download.terasic.com/downloads/cd-rom/de10-standard/</a>, select DE10-Standard v.1.0.1 SystemBuilder.zip
  - The template project that is created will automatically generate a .qsf file for your project with all of the pin assignments needed to associate your VHDL code with the FPGA's physics pins!
- 2. Write a VHDL file that instantiates the nine flip-flops in the circuit and which specifies the logic expressions that drive the flip-flop input ports. Use only simple assignment statements in your VHDL code to specify the logic feeding the flip-flops. Note that the one-hot code enables you to derive these expressions by inspection. Use the toggle switch SW<sub>0</sub> as an active-low synchronous reset input for the FSM, use SW<sub>1</sub> as the *w* input, and the pushbutton KEY<sub>0</sub> as the clock input which is applied manually. Use the red light LEDR<sub>9</sub> as the output *z*, and assign the state flip-flop outputs to the red lights LEDR<sub>8</sub> to LEDR<sub>0</sub>.
- 3. Include the VHDL file in your project and assign the pins on the FPGA to connect to the switches and the LEDs.
- 4. Simulate the behavior of your circuit by designing a test bench that exercises all FSM states and valid operating conditions.
- 5. Once you are confident that the circuit works properly as a result of your simulation, complete design compilation through the appropriate step (Analysis and Synthesis) to incorporate SignalTap functionality.

ECE 09.402/504.01 Lab 1 - FSMs Assigned: 2022/02/07

Dr. D. M. Calhoun

Once this functionality is added to your design, complete the full compilation and load the design onto the FPGA chip. Test the functionality of your design by applying the input sequences and observing both the output LEDs and SignalTap. Make sure that the FSM properly transitions between states as displayed on the red LEDs, and that it produces the correct output values on LEDR<sub>9</sub>.

#### **DESIGN 1B**

It is often desirable to all flip-flop outputs to the value 0 in the reset state. Table 2 shows a modified state assignment in which the reset state, A, uses all 0s. The design is achieved by inverting the state variable y0.

<u>Design and implement the digital circuit using the modified state codes in Table 2</u> on the DE10-Standard board as follows:

- 1. Create a new Quartus project for the FSM circuit similar to Design 1A.
- Repeat steps 2-5 that were performed for Design 1A.
   Hint: you should need to make very few changes to the logic expressions in your circuit to implement the modified state assignment.)

### PART 2

For this part you are to write another style of HDL code for the FSM in Figure 3. In this version of the code you should not manually derive the logic expressions needed for each state flip-flop. Instead, describe the state table for the FSM by using a VHDL CASE statement in a PROCESS block, and use another PROCESS block to instantiate the state flip-flops. You can use a third PROCESS block or simple assignment statements to specify the output z. To implement the FSM, use four state flip-flops  $y_3,...,y_0$  and binary codes, as shown in Table 3.

|      | State Code                                  |  |
|------|---------------------------------------------|--|
| Name | <b>y</b> 3 <b>y</b> 2 <b>y</b> 1 <b>y</b> 0 |  |
| Α    | 0000                                        |  |
| В    | 0001                                        |  |
| С    | 0010                                        |  |
| D    | 0011                                        |  |
| Ε    | 0100                                        |  |
| F    | 0101                                        |  |
| G    | 0110                                        |  |
| Н    | 0111                                        |  |
| 1    | 1000                                        |  |

```
process (w, y_Q) -- state table
begin
    case y_Q is
        when A
        if (w = '0') then Y_D <= B;
        else Y_D <= F; end if;
        . . -- other states
    end case;
end process;
process (clock) -- state flip-flops
begin
    . .
end process;
    . . -- assignments for output z and the leds
end rtl;</pre>
```

Table 3: Binary state codes for

Figure 4: Skeleton VHDL code for the FSM.

Assigned: 2022/02/07



Figure 5: Specifying the state assignment method in Quartus.

# Implement your design as follows:

- 1. Create a new project for the FSM similar to designs in Part 1.
- 2. Include in the project your VHDL file that uses the style of code in Figure 4. Use the same switches, pushbuttons, and lights that were used in Part 1.
- 3. Before compiling your code it is necessary to explicitly tell the Synthesis tool in Quartus that you wish to have the finite state machine implemented using the state assignment specified in your VHDL code. If you do not explicitly give this setting to Quartus, the Synthesis tool will automatically use a state assignment of its own choosing, and it will ignore the state codes specified in your VHDL code. To achieve this setting, choose Assignments > Settings in Quartus, and click on the Compiler Settings item on the left side of the window, then click on the Advanced Settings (Synthesis) button. As indicated in Figure 5, change the parameter State Machine Processing to the setting User-Encoded.
- 4. Compile your project and be sure to add SignalTap functionality. To examine the circuit produced by Quartus open the RTL Viewer tool. Double-click on the box shown in the circuit that represents the finite state machine and determine whether the state diagram that it shows properly corresponds to the one in Figure 3. To see the state codes used for your FSM, open the Compilation Report, select the Analysis and Synthesis section of the report, and click on State Machines.
- 5. Download the design into the FPGA chip and test its functionality.
- 6. In step 3 you instructed the Quartus Synthesis tool to use the state assignment given in your VHDL code. To see the result of removing this setting, open again the Quartus settings window by choosing Assignments > Settings, and Compiler Settings item on the left side of the window, then click on the Advanced Settings (Synthesis) button. Change the setting for State Machine Processing from User-Encoded to One-Hot. Recompile the circuit and then open the report file, select the Analysis and Synthesis section of the report, and click on State Machines. Compare the state codes shown to those given in Table 2 and discuss any differences that you observe.

ECE 09.402/504.01 Lab 1 - FSMs Assigned: 2022/02/07

Dr. D. M. Calhoun

# PART 3

The sequence detector can be implemented in a straightforward manner using shift registers, instead of using the more formal approach described above. <u>Create VHDL code that instantiates two 4-bit shift registers</u>; one is for recognizing a sequence of four 0s, and the other for four 1s. Include the appropriate logic expressions in your design to produce the output z. Make a Quartus project for your design and implement the circuit on your DE10-Standard board. Use the switches and LEDs on the board in a similar way as you did for Parts 1 and 2 and observe the behavior of your shift registers and the output z.

Answer the following question: could you use just one 4-bit shift register, rather than two? Explain your answer.

# PART 4

In this part of the exercise you are to implement a Morse-code encoder using an FSM. Morse code uses patterns of short and long pulses to represent a message. Each letter is represented as a sequence of dots (a short pulse), and dashes (a long pulse). The first eight letters of the alphabet are represented using such dot-dash combinations as depicted in Figure 6.



Figure 6: Dot-dash glossary for the first eight letters in the English alphabet.

Design and implement a Morse-code encoder circuit using an FSM, including simulations and SignalTap as described in Parts 1-3. Your circuit should take as input one of the first eight letters of the alphabet and display the Morse code for it on a red LED. Use switches  $SW_{2-0}$  and pushbuttons  $KEY_{1-0}$  as inputs. When a user presses  $KEY_1$ , the circuit should display the Morse code for a letter specified by  $SW_{2-0}$  (000 for A, 001 for B, etc.), using 0.5-second pulses to represent dots, and 1.5-second pulses to represent dashes. Pushbutton  $KEY_0$  should function as an asynchronous reset.

A high-level schematic diagram of a possible circuit for the Morse-code encoder is shown in Figure 7.



Figure 7: High-level schematic diagram of the circuit for Part 4.