# Leveraging MLIR for Better SYCL Compilation

Víctor Pérez-Carrasco\*, Ettore Tiotto†, Whitney Tsang†, Lukas Sommer\*, Victor Lomüller\*, James Brodman†, Mehdi Goli\*

Codeplay Software Ltd.\*

Intel Corporation†

MLIR dialect to represent SYCL API / semantic



Host-device code representation in MLIR



Enable high-level SYCL specific optimizations

#### The SYCL Platform

- Single source, high-level, standard C++ programming model targeting a range of heterogeneous platforms
- Different implementations:
  - DPC++ (Intel)
  - ComputeCpp (Codeplay)
  - hipSYCL (Heidelberg University)



## An MLIR-Based SYCL Compiler

- Extensible framework to build compilers
- C/C++ lacks a proper MLIR frontend
- Using polygeist (incomplete) for device code
- Exploring raising from LLVM IR for host code Allows having code for different targets in a single
- module thanks to its nested structure
- Use higher-level abstractions for higher-level optimizations





# Goal of Project: 1-pass MLIR-Based Compiler



# Dialects: Capturing Higher-Level Semantics C++ to target using clang + LLVM C++ to target using clang + Polygeist + MLIR + SYCL + LLVM

### SYCL to MLIR Translation



```
gpu.func @caller(...) kernel {
 func.call @callee(%arg0)
  : (memref<?x!llvm.struct<(!sycl_accessor_1_f32_w_gb, !sycl_accessor_1_f32_r_gb)>>, index) -> ()
func.func private @callee(%arg0: memref<?x!llvm.struct<(!sycl_accessor_1_f32_w_gb,</pre>
                                                        !sycl_accessor_1_f32_r_gb)>>) {
 %id_val = sycl.global_id : !sycl_id_1_
 memref.store %id_val, %id[%c0] : memref<?x!sycl_id_1_>
 affine.for %arg2 = 0 to %k {
       %A = polygeist.subindex(%arg0, %c0)
         : (memref<?x!llvm.struct<(!sycl_accessor_1_f32_w_gb, !sycl_accessor_1_f32_r_gb)>>, index)
         -> memref<?x!sycl_accessor_1_f32_w_gb>
       %A_item = sycl.accessor.subscript %A[%id]
         : (memref<?x!sycl_accessor_1_f32_w_gb>, memref<?x!sycl_id_1_>) -> memref<?xf32>
       %0 = affine.load %A_item[0] : memref<?xf32>
       %1 = arith.addf %0, <expr(k)> : f32
       affine.store %1, %A_item[0] : memref<?xf32>
 return
```

#### SYCL-Bench Performance Gains<sup>1</sup>



Performance gains for a subset of SYCL-Bench<sup>2</sup> workloads due to scalar replacement on reduction loops / LICM.

#### Scalar Replacement on Reduction Loops



DATA TYPE R reduction = R[i]; for(size t k=0; k<M; ++k) R\_reduction += <expr(k)>; R[i] = R reduction;

Calls to SYCL runtime functions obfuscate program semantics when the code is lowered to LLVM IR (making difficult to recognize the opportunity). In MLIR memory semantics of the dialect operations can be easily modeled.

# **Argument Promotion**

**Array Reduction** 

affine.if %k > 0 {

affine.yield %1

return

func.func private @callee.specialized(

%0 = affine.load %A\_item[0]

affine.store %r, %A\_item[0]

%1 = arith.addf %arg, <expr(k)>



%A: memref<?x!sycl\_accessor\_1\_f32\_w\_gb> {llvm.noalias, sycl.inner.disjoint},

%A item = sycl.accessor.subscript %A[%id] -> memref<?xf32>

%r = affine.for %arg2 = 0 to %k iter\_args(%arg = %0) -> (f32) {

%B: memref<?x!sycl\_accessor\_1\_f32\_w\_gb> {llvm.noalias, sycl.inner.disjoint}) {



**Kernel Specialization** 

func.func private @callee.specialized(

affine.if %k > 0 { // Loop Guard

affine.for %arg2 = 0 to %k {

%0 = affine.load %A item[0]

affine.store %1, %A\_item[0]

%1 = arith.addf %0, <expr(k)>

%A: memref<?x!sycl\_accessor\_1\_f32\_w\_gb> {llvm.noalias, sycl.inner.disjoint}, %B: memref<?x!sycl accessor 1 f32 w gb> {llvm.noalias, sycl.inner.disjoint}) {

%A\_item = sycl.accessor.subscript %A[%id] -> memref<?xf32>

# Project Status

- Attributes, types and operations to represent common SYCL constructs:
  - attributes: access.address\_space<...>
  - types: id, item, nd\_item
  - container: accessor, vec
  - reduction: minimum, maximum
  - constructor
  - global\_id, local\_id
  - accessor.subscript
- > 60 % SYCL test-suite success rate No host-side representation
- parallel\_for call-site representation, buffer, queue, etc.
- Host-side lowering is an open question:
  - In lack of a capable C++ frontend, current approach involves raising from LLVM IR

## **Next Steps**

- Work on host-side code generation
  - Proper C++ compiler? Looking into some projects:
  - ClangIR/CIR
  - polygeist (currently used for device code)
  - Raising from LLVM IR (current approach for host code)
  - Connection with other dialects
- Enabling the optimizations we envision
  - Some require host-side handling to some extent
  - Not looking into generating runnable code for now
  - Extend and improve the SYCL dialect:
    - parallel\_for, buffer, queue, etc.
  - Support lowering to different targets using sycl dialect abstractions:
    - SPIR-V
    - NVPTX..

<sup>1</sup>Experiments performed on 28/04/2023 by Intel, with Intel® Iris® Xe Graphics 1.3, CPU Model: 11th Gen Intel(R) Core(TM) i7-1165G7 @ 2.80GHz, DPC++ (sycl-mlir branch), OS: Debian\_bookworm/sid\_x86\_64, Memory: 63 GB <sup>2</sup> https://github.com/bcosenza/sycl-bench

LICM

return

Notices & Disclaimers: Performance varies by use, configuration and other factors. Learn more on the Performance Index site. Performance results are based on testing as of dates shown in configurations and may not reflect all publicly available updates. See backup for configuration details. No product or component can be absolutely secure. Your costs and results may vary. Intel technologies may require enabled hardware, software or service activation. © Intel Corporation. Intel, the Intel logo, and other Intel marks are trademarks of Intel Corporation or its subsidiaries. Other names and brands may be claimed as the property of others. Workloads and Configurations that you need to provide either on the slide or in the back-up or online.





