# Computer Organization 5-stage RISCV32I Processor Phase 3: Regression Testing Spring 2023

Objective: Proper planning can reduce the overall development and debug effort. Through writing the test to verify the functionality of each instruction type, you will gain an understanding of each of the processor's instructions and its assembly language format. By properly sequencing the instructions, each set of instructions will validate a limited portion of your 5-stage RISCV design. The goal here is to add as little new functionality to your design as possible and then verify it. By limiting the amount of new functionality to validate, if the test fails, you can begin to focus your debug efforts on the newly added segment. As you add new functionality, the earlier portions of your test will validate that the newly added functionality has not "broken" your earlier developed functions, regression testing.

In this Phase, you will write an assembly program where each section of your program will test a new RISCV instruction type or functionality. These tests will be ordered to match the development of your 5-stage pipeline Phases. You will use the Instruction Accurate (IA) model that you have been using to validate this assembly program. However, in the future Phases you will be developing a CA model. This will be used to validate future Phases instead of the IA model.

- Phase 5: Data-path (i and r-type instructions)
- Phase 6: Data Hazard Detection and Forwarding (improving the pipeline)
- Phase 7: Branch and Jump Instructions (b and j-type instructions)
- Phase 8: Load and Store Instructions (I and s-type instructions)

### Key Learning Outcomes of this Phase:

Regression Test(ing): Fundamental processes in developing software or hardware are:

- Discover errors as soon as possible
- Retest previously working functionality

The first principle, "Discovering errors as soon as possible," focuses debug effort on the recent changes or additions since the last time the project had passed its testing. By limiting the scope of the debug effort, the developer can locate the error much faster by narrowing the search to a limited amount of code.

The second principle, "Retest previously working functionality," validates whether new functionality negatively impacts previously working functions at development and not at system validation. Similar to the first principle, learning early that new code affects previous functions narrows your debug scope and provides a higher level of confidence that a completed project

will pass system verification. This is because the regression test will have passed completely before moving to system validation.

#### Instructions:

- The two projects required for this Phase are:
  - o ia riscv32i
  - regression
- You will be using an <u>new Instruction Accurate (IA)</u> model which has errors built into the processor to help you identify test coverage of one error per Instruction Type. You will be able to disable the introduced error through the processor's ip.conf file. Import the following assignment3\_ia\_riscv32i processor model
  - o git clone https://github.com/CompOrg-RISCV/assignment\_3\_ia\_riscv32i.git
- Import the regression project using the following git clone command
  - git clone https://github.com/CompOrg-RISCV/regression\_test.git
- To complete an operation, an instruction utilizes the processor's resources in a sequence. Performance increase can be realized by pipelining these resources. Pipelining is achieved by allowing the following instruction to utilize a processor resource once the current instruction no longer requires it. To separate the stages, these resources are separated by a series of pipeline registers to hold the state of the instruction being operated. In the 5-stage pipeline design for this course, the processor resources are divided as follows:
  - Instruction Fetch (IF): Sending the address to fetch the next instruction
  - Instruction Decode (ID): Set the instruction's control-signals, data-paths, opcodes, and register file operands
  - Execute (EX): Perform an instruction's arithmetic operations
  - Memory (MEM): Complete a data load and store operations
  - Write Back (WB): Store the instruction's result into the CPU's register file
- With 5-stages, five instructions can be processed at one-time. If an instruction in the Execute stage requires data from the instruction in the Write Back stage, it cannot access the updated register file value since it will have read its operands in its previous stage, Instruction Decode (ID).



#### Standard 5-stage pipeline flow with no stalls

- In the above pipeline diagram, three NOP or other instructions are required between an instruction that updates a register file location, upon completion of the Write Back stage, and the next instruction that requires it
- This requirement of the intervening instructions can be eliminated through data hazard detection and the technique of data-forwarding. You will be implementing this technique in Phase 6. For Phase 5, you will need to develop the regression test with intervening NOP or other instructions for the i-type and r-type instructions.
- The first set of instructions to test will be the i-type immediate. These are the easiest
  instructions to implement in the processor and will be the first that you will develop in the
  Cycle Accurate (CA) model.
- Appendix A contains the RISCV32i assembly instructions in your ia\_riscv32i project
- For additional information on the RISCV32I instructions and their immediate values, reference the RISC-V Instruction Set Manual (Unprivileged ISA)
  - https://riscv.org/technical/specifications/
  - Reference chapter 2: RV32I Base Integer Instruction Set
- Go to this Phase's imported regression project and open regression.s in /src folder
  - To begin this project, update the author and date for this assembly program at the top of regression.s

 You will see that this Phase has been started to show you an example. Each instruction that requires a result of a prior instruction requires three intervening NOP or other instructions

```
addi x2, x0, 2
nop
nop
nop
addi x2, x2, (-1 & 0xfff) // add -1 to x2
nop
nop
slti x3, x2, 2
nop
nop
nop
slti x3, x2, 1
nop
nop
nop
```

- Complete the i-type instruction test for the remaining i-type instructions
  - addi
  - slti
  - sltiu
  - xori

  - ori
  - andi
- Since the immediate field can be positive or negative, you tests must check whether the immediate is properly being evaluated as a positive or negative number depending on the value in the immediate instruction field
- Additional information on these instructions can be found in Appendix A: ia\_riscv32i RISCV32i supported assembly instructions
- Each assembly instruction requires a comment statement
- You will need to comment to indicate the register file has been updated when you simulate using the CA model, five instructions after the assembly instruction, for a 5-stage pipeline design. From the above example, the comments that indicate that the register file has been updated are not as tabbed over as the assembly instruction comments.

- At the end of your i-type instruction test sequence, ensure to keep four NOPs before and after the halt instruction
- Test Escapes are situations that can occur, and if not tested, a failure may occur in the system. Failures are more easily debugged with properly developed test code because the tests set up a particular condition to test, and if it fails, you know what is being tested and thus, you can focus your debug effort effectively reducing your overall development and debug time.
  - Example: addi x2, x0, -1
    - In RISCV, i-type immediate are 12-bits wide and are signed extended to 32-bits
    - -1 would equate to the sign immediate value of 0xfff (12-bits)
    - The above example instruction would add -1 to 0 (x0 is defined to be 0) which would store the result of -1 into register x2
    - -1 32-bits extended equates to 0xffffffff
    - If the result stored in x2 = 0xfff and not 0xffffffff, you would know that your sign extension of the i-immediate field did not work and you can focus your debug efforts on the code dedicated to sign extension
- Your test sequences should test all possible combinations to eliminate a possible
   Test Escape.
- The grading rubric for this Phase includes test coverage and a test escape will negatively impact your grade



Assignment 3: Using ip.conf to Validate your
Regression Test: ip.conf is a file within your
CodAL processor project which can be used to
configure your processor design for particular
tests, feature set, or configure a processor
which may be a subset of a larger processor
project.

In Phase 3, ip.conf will be used to enable and disable failures within the RISCV32I processor project that have been purposely introduced to help validate your regression test. The ip.conf is required so that once an error has been detected for an instruction type, you can configure out the failure so that the processor can proceed through your regression test to the next instruction type.

Before you begin your first Checkpoint 1 below, go to the **File Explorer**, perspective and open ip.conf for assignment3\_ia\_riscv32i



 You will see variables or constants that can be defined in this file that combined with compiler directives will modify the processor's project compile/build. The variables/constants with the words REGRESSION\_TEST enable or disable the errors introduced into the instruction types.

```
assignment 3 ia riscv32i > ## ip.conf
      [options]
          BOOT START = 0x1000
          MEMORY SIZE = 0x800000
          CSR ENABLED = false
          CACHES ENABLED = false
          ITYPE REGRESSION TEST = true
          RTYPE REGRESSION TEST = true
          SHIFT IMM REGRESSION TEST = true
          BTYPE REGRESSION TEST = true
10
11
          JTYPE REGRESSION TEST = true
12
          STYPE REGRESSION TEST = true
13
          LOAD REGRESSION TEST = true
```

If the variable/constant is "true," an error is introduced into the processor project.
You will start this Phase with all the errors introduced into the processor model.
As you complete the test coverage for an instruction type and identify the error through debugging your regression test, you can disable the test for future debug runs

## Checkpoint 1: Validating your i-type instruction test sequence

- In the Compiler Configuration, for the assembly program, you must select "No Startup or Default Lib," and then click on bottom left button, Save



- Compile your regression project
- Specify in the debugger configuration setting to stop at start, after n instructions: 0



- Debug the regression test by stepping through the code.
- NOTE: For the IA model, the register value will change as the instruction moves to the next instruction, not after 5 instructions. In the IA model, it emulates a single-stage processor.
  - Use the "Registers" view to see the Register File values and confirm that you get the answers that are expected



FAQ: Extended Register and Memory Views: While using Codasip Studio's debugger to debug C, Assembly, and your Processor projects, it is helpful to see the full processor register set and a range of memory simultaneously. The extended Register and Memory Views expand the register and memory sections in the left hand column while in the debugger perspective by opening tabs for each. These tabs have scrollbars to enable easy navigation to see all the

registers as well as the full range of memory.

- If you get a get a failure that you are confident is not a programming error, open ip.conf
  and disable, make false, the ITYPE\_REGRESSION\_TEST variable/constant to disable
  or take the error out of the processor model for the ITYPE instructions
  - Once you make this change, you will need to save the file through the top menu bar



- After you have saved the new configuration, you will need to **re-generate** SDK(ia), Gen SDK, to re-compile/build the processor project. No need to re-assign this SDK(ia) model to your regression test. You are just rebuilding the processor's simulation model.
- Rerun the debugger and validate that your code now passes the suspected failure.
  - If you are now passing, you have verified that your regression test has "test coverage" for this particular failure mode
  - If you are still failing, you will need to debug your assembly test and go back into ip.conf to re-enable this

# 

- Passing the introduced failure does not mean that you have complete test coverage of the ITYPE set of instructions. Please complete the test for all of the ITYPE instructions and their possible test conditions.
- Once you reach the halt instruction after your i-type test sequence successfully with getting the results in the register file as planned, you have completed Checkpoint 1
- With the i-type test completed, after the r-type comment field, complete a test sequence for all the r-type of instructions. Similar to the i-type, there must be a minimum of three NOP or intervening instructions

45 /\*
46 RTYPE ALU operations
47 \*/

- The r-type of instructions to validate are:
  - o add
  - sub
  - sll
  - o slt
  - o sltu
  - xor

  - o srl
  - o sra
  - or
  - and
- Additional information on these instructions can be found in Appendix A: assignment3\_ia\_riscv32i RISCV32i supported assembly instructions
- Each instruction that requires a result of a prior instruction requires three intervening
   NOP or other instructions since data hazard detection and forwarding will not have been implemented
- You will need to comment to indicate the register file has been updated when you simulate using the CA model, five instructions after the assembly instruction, for 5-stage pipeline design. From the above example, the comments indicating the register file has been updated are not as tabbed over as the assembly language comments.
- At the end of your r-type instruction test sequence, ensure to keep four NOPs before and after the halt instruction
- The grading rubric for this Phase includes test coverage and a test escape will negatively impact your grade

## Checkpoint 2: Validating your r-type instruction test sequence

- Comment out the halt instruction at the end of your i-type test sequence so that as you step through your regression test, you will now step into your r-type test sequence after your i-type test
- Debug the regression test and step through the code. For the IA model, the register value will change as the instruction moves to the next instruction, not after 5 instructions.
   In the IA model, it emulates a single-stage processor.
  - Use the "Registers" view to see the Register File values and confirm that you get the answers that are expected
- If you get a get a failure that you are confident is not a programming error, open ip.conf
  and disable, make false, the RTYPE\_REGRESSION\_TEST variable/constant to disable
  or take the error out of the processor model for the RTYPE instructions
  - Once you make this change, you will need to save the file through the top menu bar

```
assignment 3 ia riscv32i > ## ip.conf
      [options]
          BOOT START = 0x1000
          MEMORY SIZE = 0x800000
          CSR ENABLED = false
          CACHES ENABLED = false
          ITYPE REGRESSION TEST = false
          RTYPE REGRESSION TEST = false
          SHIFT IMM REGRESSION TEST = true
          BTYPE REGRESSION TEST = true
11
          JTYPE REGRESSION TEST = true
12
          STYPE REGRESSION TEST = true
13
          LOAD REGRESSION TEST = true
```

- Rerun the debugger and validate that your code now passes the suspected failure.
  - If you are now passing, you have verified that your regression test has "test coverage" for this particular failure mode
  - If you are still failing, you will need to debug your assembly test and go back into ip.conf to re-enable this RTYPE\_REGRESSION\_TEST and re-generate the processor model, Gen SDK
- Passing the introduced failure does not mean that you have complete test coverage of the RTYPE set of instructions. Please complete the test for all of the RTYPE instructions and their possible test conditions.

- Once you reach the halt instruction after your r-type test sequence successfully, getting
  the results in the register file as planned, you have completed Checkpoint 2
- With the r-type test completed, after the r-type field, complete a test sequence for all the shift immediate instructions. Similar to the i-type, there must be a minimum of three NOP or intervening instructions
- The shift immediate instructions to validate are:
  - slli
  - srli
  - srai
- Additional information on these instructions can be found in Appendix A: assignment3\_ia\_riscv32i RISCV32i supported assembly instructions
- Each instruction that requires a result of a prior instruction requires three intervening
   NOP or other instructions since data hazard detection and forwarding will not have been implemented
- You will need to comment to indicate the register file has been updated when you simulate using the CA model, five instructions after the assembly instruction, for 5-stage pipeline design. From the above example, the comments indicating the register file has been updated are not as tabbed over as the assembly language comments.
- At the end of your immediate (r-type) instruction test sequence, ensure to keep four NOPs before and after the halt instruction
- The grading rubric for this Phase includes test coverage and a test escape will negatively impact your grade

# Checkpoint 3: Validating your shift immediate instruction test sequence

- Comment out the halt instruction at the end of your r-type test sequence so that as you step through your regression test, you will now step into your shift immediate test sequence after your i-type and r-type test sequences
- Debug the regression test and step through the code. For the IA model, the register value will change as the instruction moves to the next instruction, not after 5 instructions.
   In the IA model, it emulates a single-stage processor.
  - Use the "Registers" view to see the Register File values and confirm that you get the answers that are expected
- If you get a get a failure that you are confident is not a programming error, open ip.conf and disable, make false, the RTYPE\_IMM\_REGRESSION\_TEST variable/constant to disable or take the error out of the processor model for the RTYPE\_IMM instructions
  - Once you make this change, you will need to save the file through the top menu bar

```
assignment 3 ia riscv32i > 👭 ip.conf
      [options]
          BOOT START = 0x1000
          MEMORY SIZE = 0x800000
          CSR ENABLED = false
          CACHES ENABLED = false
          ITYPE REGRESSION TEST = false
          RTYPE REGRESSION TEST = false
          SHIFT IMM REGRESSION TEST = false
         BTYPE REGRESSION TEST = true
          JTYPE REGRESSION TEST = true
11
12
          STYPE REGRESSION TEST = true
13
          LOAD REGRESSION TEST = true
```

- Rerun the debugger and validate that your code now passes the suspected failure.
  - If you are now passing, you have verified that your regression test has "test coverage" for this particular failure mode
  - If you are still failing, you will need to debug your assembly test and go back into ip.conf to re-enable this SHIFT\_IMM\_REGRESSION\_TEST and re-generate the processor model, Gen SDK
- Passing the introduced failure does not mean that you have complete test coverage of the RTYPE\_IMM set of instructions. Please complete the test for all of the RTYPE\_IMM instructions and their possible test conditions.
- Once you reach the halt instruction after your shift immediate test sequence successfully, getting the results in the register file as planned, you have completed Checkpoint 3. These three tests will be used for Phase 5.
- Phase 6, Data Hazard Detection and Forwarding, will add new data-paths that will
  enable results of an instruction to be fed back into a later instruction before its result is
  written into the register file. The next test sequence will be used to validate your Data
  Hazard Detection and Forwarding logic once implemented in Phase 6
  - Instead of testing new instructions, this test sequence will test all possible data hazard detections and forwarding
- The imported regression project has initialized four registers with different values that you can use for this portion of your regression test

 In your five stage pipeline, there are up to three instructions that can generate a result that may be required and will not update the Register File in time for an instruction to use this updated value.



5-stage pipeline flow showing possible Data Hazard Detection and Forwarding

- The compiler could be told not to schedule an instruction that requires a result for a minimum of four instructions which would eliminate this data hazard, but this software solution has two main drawbacks:
  - o If the compiler cannot find useful instructions to be placed between the instruction that results in a data hazard condition, the compiler will insert NOP operations, which perform no work which negatively impacts the performance of the processor, between the instructions until the data hazard condition has been resolved.
  - o If the compiled code was used in a 6-stage processor that required instructions to be five instructions apart, the "binary" code compiled from your five-stage project could not be run on this alternative processor due to the compiled four instruction separation would not resolve the data hazard condition on a processor that required five. The code generated for your design would not be portable or reusable for this alternative processor implementation.
- A solution to solve both of these negative implications of using the compiler to solve the computer is data-forwarding that you will learn in Phase 6, Data Hazard Detection and Forwarding
- Using r-type of instructions, create a test sequence that tests all possible data hazards and forwarding conditions. The test sequence should be testing out each source operands, src1 and src2

- Output Description of the Property of the P
- There are three main types of Hazards in Computer Architecture per the textbook "Computer Organization and Design: The Hardware / Software Interface, RISC-V Edition" by David Patterson and John Hennessy::
  - Data Hazards: "Also called a pipeline data hazard. When a planned instruction cannot execute in the proper clock cycle because data that are needed to execute the instruction are not yet available."
    - These hazards occur when any instruction that requires the result of an instruction further in the pipeline that has yet to update the **Register File**
    - Data Hazards in some circumstances can be resolved through Data
       Forwarding. You will be implementing Data Forwarding in Phase 6
  - Control Hazards: "Also known as jump or branch hazards. When the proper instruction cannot execute in the proper pipeline clock cycle because the instruction that was fetched is not the one that is needed; that is, the flow of instruction addresses is not what the pipeline expected."
    - These hazards occur when a branch or jump operation changes the program flow and there are instructions already in the pipeline that would not be executed if the processor completed every instruction in a single clock cycle.
    - The impact of **Control Hazards** can be reduced through **Branch**Prediction which is a technique of branching earlier in the pipeline assuming that the branch or jump will occur. If the prediction is correct, the number of pipeline cycles that must be cleared (canceled) can be reduced. If the prediction is incorrect, the processor must recover as if the prediction had not occured.
  - Structural Hazards: "When a planned instruction cannot execute in the proper clock cycle because the hardware does not support the combination of instructions that are set to execute."
    - These hazards occur when two or more instructions simultaneously require a resource or a resource is not available to respond. The first example is the case that both instruction and data memory access the same memory. In this case, only an instruction fetch or a data access can be made in a single clock cycle, not both. An example of the second case is that a memory bus may need a clock cycle to turn "around." If the memory bus is writing data to the memory, a store operation, it may take a clock cycle to turn around to perform a load operation. If a load operation attempts to read memory during this required clock cycle to turn the bus around, the load operation will experience a **structural hazard**.
    - Structural hazards can not be solved by implementing a new data path. Structural Hazards can be resolved with significant architectural changes such as separate instruction and data memories or data caches that can support back to back store and load operations.
- You will need to comment to indicate the register file has been updated when you simulate using the CA model, five instructions after the assembly instruction, for 5-stage

- pipeline design. From the above example, the comments indicating the register file has been updated are not as tabbed over as the assembly language comments.
- At the end of your data hazard and data forwarding test sequence, ensure to keep four NOPs before and after the halt instruction
- The grading rubric for this Phase includes test coverage and a test escape will negatively impact your grade

## Checkpoint 4: Validating your data hazard / forward instruction sequence

- Comment out the halt instruction at the end of your shift immediate test sequence so that as you step through your regression test, you will now step into your data hazard detection and forwarding test sequence
- Debug the regression test and step through the code. For the IA model, the register value will change as the instruction moves to the next instruction, not after 5 instructions. In the IA model, it emulates a single-stage processor.
  - Use the "Registers" view to see the Register File values and confirm that you get the answers that are expected
- There is no introduced error for this set of regression tests
- Once you reach the halt instruction after data hazard detection and forwarding test sequence successfully, getting the results in the register file as planned, you have completed Checkpoint 4. This test sequence will be used in Phase 6.
- Phase 7, Branch and Jump Instructions, will add new control-signals that will enable a program to change its program flow. The next test sequence will be used to validate your Branch and Jump Instructions once implemented in Phase 7.
- The next test sequence will be used to test the Branch Instructions
- The branch (b-type) instructions to be included in this test sequence are:
  - beq
  - bne
  - blt
  - bge
  - bltu
  - bgeu
- Additional information on these instructions can be found in Appendix A: assignment3\_ia\_riscv32i RISCV32i supported assembly instructions
- How many test cases are there for the beg instruction?
  - It is not 2, but a minimum of 3
  - You want to test >, <, and = for complete coverage</li>
- With branch instructions now implemented, to help you evaluate whether a branch fails, you can have any test condition that should not pass to the label **BRANCH\_FAIL**. If your code ever reaches this halt statement, a failure has occurred and it is time to debug your branch circuit or condition.
  - o If your code reaches the beq x0, x0, PASS instruction, it will branch to PASS the "failed" halt statement since comparing a register to itself will always be equal

```
nop
           beq x0, x0, PASS
      BRANCH FAIL:
           nop
           nop
           nop
           nop
                       // Branch test has failed, time to debug
           halt
           nop
           nop
           nop
           nop
      PASS:
           nop
           nop
104
           nop
           halt
106
           nop
```

- All b-type immediate values (jump offsets) are sign extended. A negative branch offset from the current Program Counter (PC) enables a portion of the code to be repeated to implement a c-program for or while loop
- There must be a minimum of one test sequence where the branch offset is negative. If there is not a negative branch case, this portion of the regression test will have a **test escape**. This can be implemented by having the branch label that occurs before the branch instruction.
  - You could implement this test case as you would a loop routine where an assembly instruction decrements or increments a register value until it equals the value of another register

```
86 NEG_OFFSET:
87 nop
88 nop
89 bge x0, x2, NEG_OFFSET
90 nop
91 nop
92 bge x2, x4, POS_OFFSET
93 nop
94 nop
95 POS_OFFSET:
96 nop
97 nop
```

- By the time you use this code in Phase 7, you will have implemented Data Hazard detection and data forwarding. You no longer require three NOPs intervening between an instruction whose result is used by the next non NOP instruction.
- Each assembly instruction requires a comment statement

- You need to comment to indicate in the comment field whether the particular branch instruction is expected to be taken or not
- If you get a get a failure that you are confident is not a programming error, open ip.conf
  and disable, make false, the BTYPE\_REGRESSION\_TEST variable/constant to disable
  or take the error out of the processor model for the BTYPE instructions
  - Once you make this change, you will need to save the file through the top menu bar

```
assignment 3 ia riscv32i > ## ip.conf
      [options]
          BOOT START = 0 \times 1000
          MEMORY SIZE = 0x800000
          CSR ENABLED = false
          CACHES ENABLED = false
          ITYPE REGRESSION TEST = false
          RTYPE REGRESSION TEST = false
          SHIFT IMM REGRESSION TEST = false
          BTYPE REGRESSION TEST = false
10
          JTYPE REGRESSION TEST = true
11
12
          STYPE REGRESSION TEST = true
13
          LOAD REGRESSION TEST = true
```

- After you have saved the new configuration, you will need to **re-generate**SDK(ia), Gen SDK, to re-compile the project.
- Rerun the debugger and validate that your code now passes the suspected failure.
  - If you are now passing, you have verified that your regression test has "test coverage" for this particular failure mode
  - If you are still failing, you will need to debug your assembly test and go back into ip.conf to re-enable this BTYPE\_REGRESSION\_TEST and re-generate the processor model, Gen SDK
- Passing the introduced failure does not mean that you have complete test coverage of the BTYPE set of instructions. Please complete the test for all of the BTYPE instructions and their possible test conditions.
- At the end of your branch (b-type) instruction test sequence, ensure to keep four NOPs before and after the halt instruction
- The grading rubric for this Phase includes test coverage and a test escape will negatively impact your grade

Checkpoint 5: Validating your branch (b-type) instructions

- Comment out the halt instruction at the end of your data hazard detection and forwarding test sequence so that as you step through your regression test, you will now step into your branch (b-type) test sequence
- Debug the regression test and step through the code. For the IA model, the branches will occur as you transition to the next instruction if the branch condition is true
  - As you step through the code, does the program branch as you suspected
- Once you reach the halt instruction after the PASS label in the branch (b-type) test sequence successfully, you have completed Checkpoint 5. This test sequence will be used in Phase 7.
- Phase 7, Branch and Jump Instructions, will also add new control-signals that will enable
  a program to change its program flow using jump instructions. Jump instructions change
  flow like branch instructions, but they are unconditional jumps. The next test sequence
  will be used to validate your Branch and Jump Instructions once implemented in Phase
  7.
  - The next test sequence will be used to test the Jump Instructions
- The jump (j & i-type) instructions to be included in this test sequence are:
  - jalr (i-type instruction)
  - jal (j-type instruction)
- Additional information on these instructions can be found in Appendix A: assignment3 ia riscv32i RISCV32i supported assembly instructions
- There must be a minimum of one test sequence where the jump offset is negative. If
  there is not a negative jump case, this portion of the regression test will have a test
  escape. This can be implemented by having the jump label that occurs before the jump
  instruction.
- Each assembly instruction requires a comment statement
- At the end of your jump instruction test sequence, ensure to keep four NOPs before and after the halt instruction
- The grading rubric for this Phase includes test coverage and a test escape will negatively impact your grade

# **Checkpoint 6: Validating your jump instructions**

- Comment out the halt instruction at the end of your branch (b-type) test sequence so that as you step through your regression test, you will now step into your jump instruction test sequence
- Debug the regression test and step through the code. For the IA model, the jumps will
  occur as you transition to the next instruction after the jump
  - As you step through the code, does the program run as you suspected

- If you get a get a failure that you are confident is not a programming error, open ip.conf and disable, make false, the JTYPE\_REGRESSION\_TEST variable/constant to disable or take the error out of the processor model for the JTYPE instructions
  - Once you make this change, you will need to save the file through the top menu bar

```
assignment 3 ia riscv32i > ## ip.conf
      [options]
          BOOT START = 0 \times 1000
          MEMORY SIZE = 0x800000
          CSR ENABLED = false
          CACHES ENABLED = false
          ITYPE REGRESSION TEST = false
          RTYPE REGRESSION TEST = false
          SHIFT IMM REGRESSION TEST = false
10
          BTYPE REGRESSION TEST = false
          JTYPE REGRESSION TEST = false
11
12
          STYPE REGRESSION TEST = true
          LOAD REGRESSION TEST = true
13
```

- After you have saved the new configuration, you will need to **re-generate**SDK(ia), Gen SDK, to re-compile the project.
- Rerun the debugger and validate that your code now passes the suspected failure.
  - If you are now passing, you have verified that your regression test has "test coverage" for this particular failure mode
  - If you are still failing, you will need to debug your assembly test and go back into ip.conf to re-enable this JTYPE\_REGRESSION\_TEST and re-generate the processor model, Gen SDK
- Passing the introduced failure does not mean that you have complete test coverage of the JTYPE set of instructions. Please complete the test for all of the JTYPE instructions and their possible test conditions.
- Once you reach the halt instruction at the end of the jump instruction test sequence, you
  have successfully passed Checkpoint 6. This test sequence will be used in Phase 7.
- Phase 8, Load and Store Instructions, will add both new data-paths and control-signals
  to enable these data operations to memory. In Phase 8, you will first add the Store
  Instruction functionality so that when you implement the Load Instructions, you can
  validate the loads by reading back the value written into memory.

FAQ: Addressing Memory and Memory View: Stores and Loads instructions in the RISCV assembly language access the memory address defined by the rs1 register value plus a 12-bit signed immediate. This video will demonstrate how to load a 32-bit immediate into the Register File that



can be used by load and store operations. If you use an ITYPE immediate operation to bring in the value to the register file instead of Load Unsigned Immediate (lui), you need to pay attention to whether the 12-bit immediate is a signed value. If you have a smart linker, the linker can take this signed value into account, and provide immediates that will be correctly combined to generate the desired 32-bit immediate. This video also demonstrates how you can use the linker to load into a register the 32-bit address of a symbol in your assembly

#### program.

To validate that stores occurred properly by your program and processor model, you can view memory locations directly by using the Memory View in Codasip Studio's debugger perspective. You can select a specific memory location such as 0x1f70 or a range of memory locations, 0x1060-0x1090. The default memory view for the curriculum is Little Endian Word rendering. This format will align the bytes in the same order as the bytes in the Register File.

- The s-type of instructions to be included in this test sequence are:
  - SW
  - o sh
  - o sb
- Additional information on these instructions can be found in Appendix A: assignment3 ia riscv32i RISCV32i supported assembly instructions
- The regression\_test for the Store Instruction test has prepared two registers that will be used for both the Store and Load Instruction tests.
  - o x20: test value 1 to be used for the test sequences
  - x21: test value 2 to be used for the test sequences
  - x10: base address of data space for the test sequences
- 8 32-bit data spaces have been reserved at the memory location starting at the label DATA
  - Your test will overwrite these NOP instructions
  - This data space should not be executed as instructions due to the beq instruction before the data space will branch over the memory locations used for data

```
// Loading test data into registers for Store / Load tests
126
          addi x20, x0, 0x765
127
          slli x20, x20, 12
128
          ori x20, x20, 0x432
129
          slli x20, x20, 8
130
          ori x20, x20, 0x10
          xori x21, x20, 0xfff
133
          addi x10, x0, (DATA >> 12) // Assume DATA memory address less than 24-bits
134
          slli x10, x10, 12
                                          // Move the upper 12-bits to locations 12..23
135
          ori x10, x10, (DATA & 0xfff)
136
137
          addi x11, x0, (DATA_MINUS >> 12) // Assume DATA memory address less than 24-bits
          slli x11, x11, 12
139
          ori x11, x11, (DATA_MINUS & 0xfff) // OR in the lower 12-bits to create all 24-bits
140
          // start of Store Instruction test
141
142
          nop
143
          nop
          nop
145
          halt
146
147
          beq x0, x0, LOAD_TEST
148
          nop
149
          nop
151
          Data Memory Space for regression test
152
153
              to be overwritten for test
154
          - Accessing the first data location by 0 offset of x10 => 0(x10)
155
          - Accessing the 1st byte in data space is 1 offset of x10 => 1(x10)
          - Accessing the 2nd half-word in data space is 2 offset of x10 => 2(x10)
          - Accessing the 2nd word in data space is 4 offset of x10 => 4(x10)
158
159
      DATA:
160
          nop
161
          nop
162
          nop
          nop
164
          nop
165
          nop
166
          nop
167
          nop
168
       DATA_MINUS:
```

- To access data memory, stores and loads address the memory space as an offset of a base address. In the screenshot above, register x10 is stored in the base data memory address
  - The offset is the number of bytes to be added to the base address

- For words to be data aligned, the offset must be word aligned (0, 4, 8, 12, ...)
- For half-words to be data aligned, the offset must be half-word aligned (0, 2, 4, 6, 8, 10, 12, ...)
- o For bytes to be data aligned, the offset must be byte aligned (0, 1, 2, 3, 4, ...)
- The value to be stored is aligned to the lower memory bits of the data register
  - Example:
    - x5 = 0x12345678
    - x6 = 0x1000 // based data memory address
    - $\blacksquare$  sb x5, 3(x6) => 0x1000 = 0x78000000
    - srli x7, x5, 8 // shift test data 8-bits to the right
    - $\blacksquare$  sb x7, 2(x6) => 0x1000 = 0x78560000
- Using no more than the 8 data memory locations, create your store instruction test validating the following:
  - sw: words are stored correctly in memory
  - o sh: half-words are stored correctly in each of the two locations in a data word
  - sb: bytes are stored correctly in each of the four locations in a data word
- Each assembly instruction requires a comment statement
- After writing all your test conditions, create one more test of storing a word with a negative offset. As in a branch, the RISCV ISA s-type immediate is sign-extended
   ex: sw x20, -4(DATA\_MINUS) = sw x20, 28(DATA)

## **Checkpoint 7: Validating your store (s-type) instructions**

- Comment out the halt instruction at the end of your jump test sequence so that as you step through your regression test, you will now step into your store instruction test sequence
- Debug the regression test and step through the code. For the IA model, the stores will occur as you transition to the next instruction after the store
  - You can validate your store operations by viewing the memory location directly using the Memory Window
  - Once you are in the debug view, you will be using the Memory window to validate that the stores to memory occurred as programmed

Select the Memory tab within the Debug view



To add a memory range hover over the opened memory tab and click on the icon.

## ✓ MEMORY



- This will open up the memory range at the top of your window. Copy the value in register x10, the base memory data address, for the bottom bound of memory. For the upper bound, add 0x0050 to the number stored in x10 and enter that for the upper range.
  - For example, let's say the value in x10 is 0x2000, then the lower bound would be 0x2000 and the upper bound would be 0x2050.
     You would enter the range as 0x2000-0x2050. It is also shown in the screenshot below.

Please give us the range

0x1f70-0x2000

Press 'Enter' to confirm your input or 'Escape' to cancel

- Navigate back to the memory tab. You should now see the memory range you entered. If the simulation is running, you should be able to open up the folder. The data presented is in little endian with the least significant byte on the right
  - The default rendering is Word Alignment, Little Endian (defines the least significant byte to the far right of the word)
  - Effectively, the bytes are grouped as follows:
  - 0x1f70 -> 3b2b1b0b 7b6b5b4b

```
    ✓ DEBUG: MEMORY
    ✓ ☐ Range: 0x1f70-0x2000
    0x1f70 -> 86754321 0fedcba9
    0x1f78 -> 00000000 00000000
    0x1f80 -> 00000000 00000000
    0x1f88 -> 00000000 00000000
    0x1f90 -> 00000000 00000000
    0x1f98 -> 00000000 00000000
    0x1fa0 -> 00000000 00000000
```

 Single step through your code. Compare the changed value in the comments to validate whether your writes to the memory locations match the expected values

```
File Edit Selection View Go Run Terminal Help Profile
                                   isa.codal
                                                                  assembly_abstraction.s x
regression.s
                                                    ## ip.conf
 DEBUG
                                                  test > src > 📵 assembly_abstraction.s

Lul x30, ((DAIA & 0x+++++000) >> 12)
                                     memory view test > src > B
      memory_... ∨ 铃 D
                                                  or x16, x16, x30
     ♂ ± ↑ 5 □
  DEBUG: DISASSEMBLY
  DEBUG: CLOCK CYCLE
  DEBUG: REGISTERS
  DEBUG: SIGNALS
  DEBUG: PORTS

✓ DEBUG: MEMORY

∨ 
☐ Range: 0x1f70-0x2000

                                                  sw x10, 0(x17)
   0x1f70 -> 86754321 0fedcba9
                                                                                      stored 0x0fedcba9 at address location 0x1f70 + 4 (0x1f74
                                                  sw x11, 0x4(x17)
   0x1f78 -> 00000000 00000000
                                                                                   // stored 0x87654321 at address location DATA
// stored 0x0fedcba9 at address location DATA + 8
   0x1f80 -> 00000000 00000000
                                                  sw x11, 8(x16)
   0x1f88 -> 00000000 00000000
```

• If there are incorrect values written to the memory locations, debug your regression test.

```
assignment_3_ia_riscv32i > ## ip.conf

1
2  [options]
3     BOOT_START = 0x1000
4     MEMORY_SIZE = 0x800000
5     CSR_ENABLED = false
6     CACHES_ENABLED = false
7     ITYPE_REGRESSION_TEST = false
8     RTYPE_REGRESSION_TEST = false
9     SHIFT_IMM_REGRESSION_TEST = false
10     BTYPE_REGRESSION_TEST = false
11     JTYPE_REGRESSION_TEST = false
12     STYPE_REGRESSION_TEST = false
13     LOAD_REGRESSION_TEST = true
```

- After you have saved the new configuration, you will need to **re-generate**SDK(ia), Gen SDK, to re-compile the project.
- Rerun the debugger and validate that your code now passes the suspected failure.
  - If you are now passing, you have verified that your regression test has "test coverage" for this particular failure mode
  - If you are still failing, you will need to debug your assembly test and go back into ip.conf to re-enable this STYPE\_REGRESSION\_TEST and re-generate the processor model, Gen SDK
- Passing the introduced failure does not mean that you have complete test coverage of the STYPE set of instructions. Please complete the test for all of the STYPE instructions and their possible test conditions.
- Once you reach the halt instruction at the end of the store instruction test sequence, you have successfully passed **Checkpoint 7.** This test sequence will be used in Phase 8.
- Phase 8, Load and Store Instructions, will add both new data-paths and control-signals
  to enable these data operations from memory. In Phase 8, you will first add the Load
  Instruction functionality and use the previous Store instruction tests to validate the loads
  by reading back the value written into memory.
- To access data memory, load address the memory space as an offset of a base address. In the screenshot above, register x10 is stored the base data memory address
  - The offset is the number of bytes to be added to the base address
  - o For words to be data aligned, the offset must be word aligned (0, 4, 8, 12, ...)
  - For half-words to be data aligned, the offset must be half-word aligned (0, 2, 4, 6, 8, 10, 12, ...)
  - For bytes to be data aligned, the offset must be byte aligned (0, 1, 2, 3, 4, ...)

- The value to be loaded will be placed in the lower memory bits of the data register
  - o Example:

```
■ x6 = 0x1000 // based data memory address
```

- $\bullet$  0x1000 = 0x87654321
- $\blacksquare$  lb x5, 1(x6) => x5 = 0x00000043
- slli x5, x5, 8 // shift test data 8-bits to the left
- lb x7, 0(x6) => 0x1000 = 0x00004321
- Load bytes (lb) and half-words (lh) are sign extended while lbu and lhu are not signextend
  - If sign extended, the value store in memory will take the upper-bit of the load and copy it to all higher bits

```
■ x6 = 0x1000 // based data memory address
```

- $\bullet$  0x1000 = 0x87654321
- lb x5, 3(x6) => x5 = 0xffffff87 (lb is sign-extended)
  - In the above, the byte, 0x87, in binary is 0b1000 0111. The most significant bit of the byte is a "1," and when it is signed extended, the higher 24 bits of the word are assigned the value of 1.
- slli x5, x5, 8 // shift test data 8-bits to, x7 = 0xffff8700
- lbu x7, 3(x6) => x7 = 0x00000087 (lbu not signed extended)
  - In the above example of unsigned byte load, the upper byte bit of "1" (0x87 or 0b1000 0000) is not sign extended to the upper 24-bits. Instead, the upper 24-bits are assigned a "0."
- $\blacksquare$  or x5, x5, x7 => x5 = 0xffff8787
- The I-type of instructions to be included in this test sequence are:
  - lw
  - Ih
  - Ihu
  - Ib
  - Ibu
- Additional information on these instructions can be found in Appendix A: assignment3\_ia\_riscv32i RISCV32i supported assembly instructions
- Develop a test to validate all the above load instructions using the data that was stored into memory in the Store Instruction test sequence
  - Use a branch to compare the load with the expected return value and if the return does not match the expected value, branch to LOAD\_FAIL

```
Load (1-type) operations
LOAD TEST:
   nop
   nop
   nop
   nop
   halt
   nop
   nop
   nop
   nop
LOAD FAIL:
                                     // Using branch statements, if load does not
                                     // return result expected, branch to LOAD FAIL label
   nop
   nop
   nop
   halt
   nop
   nop
   nop
   nop
```

- Each assembly instruction requires a comment statement
- After writing all your test conditions, create one additional test of loading a word with a negative offset. As in a branch, the RISCV ISA I-type immediate is sign-extended
   ex: Iw x20, -4(DATA\_MINUS) = Iw x20, 28(DATA)

# Checkpoint 8: Validating your load (I-type) instructions

- Comment out the halt instruction at the end of your store test sequence so that as you step through your regression test, you will now step into your load (I-type) test sequence
- Debug the regression test and step through the code. For the IA model, the loads will
  occur as you transition to the next instruction after the load statement
  - As you step through the code, does the program continue to flow through the test sequence or branch to LOAD\_FAIL?
  - If you branch to LOAD\_FAIL, debug your regression\_test
- If you get a get a failure that you are confident is not a programming error, open ip.conf
  and disable, make false, the LOAD\_REGRESSION\_TEST variable/constant to disable
  or take the error out of the processor model for the LOAD instructions
  - Once you make this change, you will need to save the file through the top menu bar

```
assignment 3 ia_riscv32i > ## ip.conf
      [options]
          BOOT START = 0x1000
          MEMORY_SIZE = 0x800000
          CSR ENABLED = false
          CACHES ENABLED = false
          ITYPE REGRESSION TEST = false
          RTYPE REGRESSION TEST = false
          SHIFT IMM REGRESSION TEST = false
          BTYPE REGRESSION TEST = false
          JTYPE REGRESSION TEST = false
11
          STYPE REGRESSION TEST = false
12
          LOAD REGRESSION TEST = false
14
```

- Rerun the debugger and validate that your code now passes the suspected failure.
  - If you are now passing, you have verified that your regression test has "test coverage" for this particular failure mode
  - If you are still failing, you will need to debug your assembly test and go back into ip.conf to re-enable this LOAD\_REGRESSION\_TEST and re-generate the processor model, Gen SDK
- Passing the introduced failure does not mean that you have complete test coverage of the LOAD set of instructions. Please complete the test for all of the LOAD instructions and their possible test conditions.
- Once you reach the halt instruction after the load instruction test sequence successfully, you have completed Checkpoint 8. This test sequence will be used in Phase 8.
- NOTE: The U type instruction test will not be implemented in this Phase. In Phase 9
  there will be a provided test sequence for it.
- Once you have successfully completed all Checkpoints, uncomment all the halt statements to prepare your regression\_test for the future Phases
- Complete the Phase
  - Download your regression.s file within your regression/src folder
    - Submit it via canvas
  - You have completed Phase 3

## Appendix A: assignment3\_ia\_riscv32i RISCV32i supported assembly instructions

```
i-type: Immediates instructions
        addi rd, rs1, immediate
                                         (rd = rs1 + immediate)
       slti rd, rs1, immediate
                                         (set rd to 1, if rs1 < immediate)
       sltiu rd, rs1, immediate
                                         (set rd to 1, if unsigned compare of rs1 < immediate)
       xori rd, rs1, immediate
                                         (rd = rs1 ^ immediate)
       ori rd, rs1, immediate
                                         (rd = rs1 \mid immediate)
       andi rd, rs1, immediate
                                         (rd = rs1 & immediate)
                                         (rd = sign extended byte from memory at rs1 + immediate)
       lb rd. immediate(rs1)
                                         (rd = sign extended halfword from mem at rs1 + imm)
       Ih rd, immediate(rs1)
       lw rd, immediate(rs1)
                                         (rd = word from memory at rs1 + immediate)
       lbu rd, immediate(rs1)
                                         (rd = not signed byte from memory at rs1 + immediate)
                                         (rd = not signed halfword from memory at rs1 + immediate)
       Ihu rd, immediate(rs1)
       jalr rd, immediate(rs1)
                                         (rd = pc + 4, pc = rs1 + immediate)
r-type: Register-to-Register instructions
       add rd, rs1, rs2
                                         (rd = rs1 + rs2)
       sub rd, rs1, rs2
                                         (rd = rs1 - rs2)
       sll rd. rs1. rs2
                                         (rd = rs1 << rs2)
       slt rd, rs1, rs2
                                         (set rd to 1, if rs1 < rs2)
                                         (set rd to 1, if unsigned compare of rs1 < rs2)
       sltu rd, rs1, rs2
       xor rd, rs1, rs2
                                         (rd = rs1 ^ rs2)
       srl rd, rs1, rs2
                                         (rd = rs1 >> rs2, logical shift of inserting 0s in upper bits)
       sra rd, rs1, rs2
                                         (rd = rs1 >> rs2, arithmetic shift insert sign bit in upper bits)
       or rd. rs1. rs2
                                         (rd = rs1 \mid rs2)
       and rd, rs1, rs2
                                         (rd = rs1 \& rs2)
Shift-immediate instructions
       slli rd. rs1. immediate
                                         (rd = rs1 << shift immediate)</pre>
        srli rd, rs1, immediate
                                         (rd = rs1 >> shift immediate, logical shift)
       srai rd. rs1. immediate
                                         (rd = rs1 >> shift immediate, arithmetic shift)
s-type: Store instructions
    • sb rs2, immediate(rs1)
                                         (byte 0 of rs2 stored at memory location rs1 + immediate)
    sh rs2, immediate(rs1)
                                         (byte 0 & 1 of rs2 stored at memory location rs1 + imm)
                                         (byte 0,1,2, and 3 stored at memory location rs1 + imm)
    sw rs2, immediate(rs1)
b-type: Branch instructions
    • beg rs1, rs2, immediate
                                         (branch to pc + imm if rs1 = rs2)
       bne rs1, rs2, immediate
                                         (branch to pc + imm if rs1 != rs2)
    • blt rs1, rs2, immediate
                                         (branch to pc + imm if rs1 < rs2)
    • bge rs1, rs2, immediate
                                         (branch to pc + imm if rs1 >= rs2)
    • bltu rs1, rs2, immediate
                                         (branch to pc + imm if rs1 < rs2 (unsigned compare))
       bgeu rs1, rs2, immediate
                                         (branch to pc + imm if rs1 >= rs2 (unsigned compare))
j-type: Jump instructions
    • jal rd, immediate
                                         (rd = pc + 4, pc = pc + immediate)
u-type: upper immediate instructions
       lui rd, immediate
                                         (rd upper 20 bits = immediate, lower 12 bits = 0)
        auipc rd, immediate
                                         (rd = pc + 20-bit upper immediate)
For simulation
    halt
                                         (halts simulation and exits debugger, run, or profiler)
```

# Appendix B: YouTube videos for Assignment 3

## Assignment Videos:

- Assignment 3: Regression Testing
  - Regression testing is analogous to Unit Tests in software development. Proper thoughtful development of the regression test will help you plan what is required (features) to implement in the processor, reduce debug time through specific tests that if failed will isolate the processor function in error, and validate that working processor operations continue to create valid results as additional processor functionality is added. This regression test will be used to validate your Cycle Accurate (CA) model as you progress through your 5-stage RISCV processor assignments.
  - https://www.youtube.com/watch?v=RXYRpFrLI8&list=PLTUn60x9e6q2ienoqI3KCIFtRPMqO28uj&index=13
- Assignment 3: Using ip.conf to Validate your Regression Test
  - ip.conf is a file within your CodAL processor project which can be used to configure your processor design for particular tests, feature set, or configure a processor which may be a subset of a larger processor project.
  - In Assignment 3, ip.conf will be used to enable and disable failures within the RISCV32I processor project that have been purposely introduced to help validate your regression test. The ip.conf is required so that once an error has been detected for an instruction type, you can configure out the failure so that the processor can proceed through your regression test to the next instruction type.
  - https://www.youtube.com/watch?v=l2tyOZIZhY4&list=PLTUn60x9e6q2ienoq l3KClFtRPMq028uj&index=8

## Frequently Asked Questions (FAQs) Videos

- It is intended for students to provide them **real-time support** who have been assigned a project-based learning assignment, based on the Codasip Curriculum.
- FAQ: Extended Register and Memory Views
  - While using Codasip Studio's debugger to debug C, Assembly, and your Processor projects, it is helpful to see the full processor register set and a range of memory simultaneously. The extended Register and Memory Views expand the register and memory sections in the left hand column while in the debugger perspective by opening tabs for each. These tabs have scrollbars to enable easy navigation to see all the registers as well as the full range of memory.
  - https://www.youtube.com/watch?v=Zl-zSGdvSkE&list=PLTUn60x9e6q1ii0fp-N\_GDPZjAtkDZmqe&index=18
- FAQ: Addressing Memory and Memory View
  - Stores and Loads instructions in the RISCV assembly language access the memory address defined by the rs1 register value plus a 12-bit signed immediate. This video

will demonstrate how to load a 32-bit immediate into the Register File that can be used by load and store operations. If you use an ITYPE immediate operation to bring in the value to the register file instead of Load Unsigned Immediate (lui), you need to pay attention to whether the 12-bit immediate is a signed value. If you have a smart linker, the linker can take this signed value into account, and provide immediates that will be correctly combined to generate the desired 32-bit immediate. This video also demonstrates how you can use the linker to load into a register the 32-bit address of a symbol in your assembly program.

To validate that stores occurred properly by your program and processor model, you can view memory locations directly by using the Memory View in Codasip Studio's debugger perspective. You can select a specific memory location such as 0x1f70 or a range of memory locations, 0x1060-0x1090. The default memory view for the curriculum is Little Endian Word rendering. This format will align the bytes in the same order as the bytes in the Register File.

 https://www.youtube.com/watch?v=8BkUEZXfGSA&list=PLTUn60x9e6q1ii0fp-N\_GDPZiAtkDZmge&index=13&t=4s

## • FAQ: "Error Duplicate Symbol: \_start" in Codasip Studio

- Duplicate Symbol \_start compile error is usually only associated with compiling an Assembly program. Watch this video to understand why this error occurs and how to resolve the issue.
- https://www.youtube.com/watch?v=BvrpyC9laf8&list=PLTUn60x9e6q1ii0fp-N\_GDPZiAtkDZmge&index=5

### • FAQ: "Debugger start but no program to debug" Error in Codasip Studio

- You successfully launch the software debugger in Codasip Studio and once in the debugger perspective, it appears that there is no active debug session. This video explains a possible cause of this issue and two ways to solve it.
- https://www.youtube.com/watch?v=Uoc-k-NyIf4&list=PLTUn60x9e6q1ii0fp-N\_GDPZiAtkDZmge&index=4

### • FAQ: Changing Codasip Studio Color Theme

- Depending upon your ambient background lighting or your personal preference, you
  may want to change the color background or theme of Codasip Studio. This video
  will show you where the Color Theme preference selection is located to change your
  background color to light, dark, red, or blue.
- https://www.youtube.com/watch?v=LAOzQNRNW4g&list=PLTUn6Ox9e6q1ii0fp-N\_GDPZjAtkDZmqe&index=1