# Notes for ECE 45600 - Integrated Circuit Design Shubham Saluja Kumar Agarwal

January 19, 2025

These are lecture notes for Fall 2025 ECE 45600 by professor Saeed Mohammadi at Purdue. Modify, use, and distribute as you please.

## Contents

| Noise and Reliability | 2              |   |
|-----------------------|----------------|---|
| Regenarative vs Nor   | ı-Regenarative | 3 |
| Fan-in and Fan-out    | 4              |   |
| Gate Delays 4         |                |   |
| Inverter Modelling    | 5              |   |
| Power Dissipation     | 6              |   |

### *Noise and Reliability*

Noise in circuits comes from undesired coupling, both capacitive and inductive.

Note: Capacitive and inductive coupling are reduced by:

- Placing interconnected lines far from each other.
- Adding ground plane between lines.
- Reducing length of interconnected lines

The following is the graph of the voltage transfer characteristics of an inverter:



In it,  $V_{OH} = f(V_{iH})$  is the voltage recognized as the output voltage when the inverter begins to output high. Similarly,  $V_{OL} = f(V_{iL})$  is the voltage when it begins to output low. Finally,  $V_M = f(V_M)$  is the point that the input and the output are the same, and is also known as the switching threshold.

Both  $V_{iL}$  and  $V_{iH}$  are points at which the curve has a slope of -1. The area between these two points is the undefined region, and is the reason why noise is a problem.

The range between the output and the input on each side of the curve is known as the noise margin, and is an area where the output is well defined into one of its two possible values:



There are two kinds of noise sources:

- 1. Fixed Sources
- 2. Proportional Sources

The noise margin,  $V_{NM}$ , has the following properties:

$$\frac{V_{SW}}{2} \ge V_{NM} \ge \sum f_i V_{Nfi} + \sum g_j V_{SW}$$

where  $V_N fi$  is a fixed noise source and  $V_{SW}$  is a proportional one. Noise margins are deceptive, as these can be easily disturbed, which is why the more reliable parameter is noise immunity, or the ability to suppress noise.



The higher the impedance of the noise immunity, the more noise is rejected.

Regenarative vs Non-Regenarative

The following is a graph of a regenerative curve:



The behavior of this kind of curve is the following: Let us imagine several inverters connected to each other in series. If the input voltage of the first inverter starts somewhere close to the center of the undefined region, after a few inverters, the output will be well into the noise margins.

On the other hand, a non-regenerative curve,



In a series arrangement of inverters, if the input of one is undefined, the eventual inputs and outputs will tend to the center of the undefined region instead.

This is why a regenerative curve is what we desire form our inverters.

#### Fan-in and Fan-out

We will now define two important terms in the context of gates:





## *Gate Delays*

Another important gate parameter is the delay it possesses. The delay of a gate will define how fast the circuit can run, as well as some restraints it will have to avoid errors.

This delay, as well as its subcomponents can be seen in the following figure:



In this image, we can see a few kinds of delays:

- Fall delay  $t_f$ : the time it takes for the output curve to go from  $V_{OH}$  to  $V_{OL}$ . Depends on the strength of the driver and the load presented to it.
- Fall delay  $t_r$ : the time it takes for the output curve to go from  $V_{OL}$  to  $V_{OH}$ . Depends on the strength of the driver and the load presented to it.
- $\bullet~$  High to Low Propagation delay  $t_{\it pHL}\!\!:$  the time between the 50% of the input to the 50% voltage of the output when the inverter output is transitioning from high to low.
- Low to High Propagation delay  $t_{nLH}$ : the time between the 50% of the input to the 50% voltage of the output when the inverter output is transitioning from low to high.
- Propagation delay  $t_p$ :  $(t_{pLH} + t_{pHL})/2$

Now, let us imagine the following circuit:



The input of the first inverter will be bouncing between high and low at a certain frequency, and thus we can deduce the propagation delay using the following formula:

$$T = 2 \times t_v \times N$$

## Inverter Modelling

We can use an RC circuit to model the delay of an inverter as shown below:



This will work if the following two properties, brought about by their definitions withing the delay curve and the voltage transfer characteristics curve, hold true:

$$t_p = \ln(2)\tau$$
$$t_r \approx t_f = \ln(9)\tau$$

Power Dissipation