## LLVM Greedy Register Allocation

Kai <u>hsiangkai@gmail.com</u>

#### Outline

- Introduction to Register Allocation Problem
- LLVM Register Allocation Template Method
- LLVM Basic Register Allocation
- LLVM Greedy Register Allocation

## Introduction to Register Allocation

- Definition
  - Register allocation is the problem of mapping program variables to either machine registers or memory addresses.
- Best solution
  - minimise the number of loads/stores from/to memory
- NP-complete

```
@ BB#0:
                                                           sub sp, #16
                                                           movs r0, #0
                                                           str r0, [sp, #12]
                                                           movs r0, #1
                                                           str r0, [sp, #8]
int main()
                                                              LBB0_2
                                                           b
{
                                                      LBB0_1:
    int i, j;
    int answer;
                                                           addsr1, #1
                                                           str r1, [sp, #8]
    for (i = 1; i < 10; i++)
                                                      LBB0_2:
        for (j = 1; j < 10; j++) {
            answer = i * j;
       }
                                                           ldr r1, [sp, #8]
                                                           cmp r1, #9
    return 0;
                                                           bgt LBB0_6
}
                                                      @ BB#3:
                                                           str r0, [sp, #4]
                                                               LBB0_5
                                                           b
                                                      LBB0_4:
                                                           ldr r2, [sp, #4]
                                                           mulsr1, r2, r1
                                                           str r1, [sp]
                                                           ldr r1, [sp, #4]
```

\_main:

addsr1, #1

## Graph Coloring

 For an arbitrary graph G; a coloring of G assigns a color to each node in G so that no pair of adjacent nodes have the same color.





2-colorable

3-colorable

## Graph Coloring for RA

- Node: Live interval
- Edge: Two live intervals have interference
- Color: Physical register
- Find a optimal colouring for the graph





### LLVM Register Allocation

- Basic
  - Provide a minimal implementation of the basic register allocator
- Greedy
  - Global live range splitting.
- Fast
  - This register allocator allocates registers to a basic block at a time.
- PBQP
  - Partitioned Boolean Quadratic Programming (PBQP) based register allocator for LLVM

## Template Method

 Define the skeleton of an algorithm in an operation, deferring some steps to subclasses.



#### LLVM Register Allocation Template Method



# Basic Register Allocation

#### LLVM Basic Register Allocation



```
struct CompSpillWeight {
  bool operator()(LiveInterval *A, LiveInterval *B) const {
    return A->weight < B->weight;
  }
};
```

- 1. Assign physical registers to Live Interval with highest spill cost.
- 2. If there is no physical registers for current Live Interval, select the highest spill cost Live Interval between current one and interferences to assign physical registers.
- 3. Spill the unassigned Live Intervals.

## LiveInterval Weight

- Weight for one instruction with the register
  - weight = (isDef + isUse) \* (Block Frequency / Entry Frequency)
  - loop induction variable: weight \*= 3
- For all instructions with the register
  - totalWeight += weight
- Hint: totalWeight \*= 1.01
- Re-materializable: totalWeight \*= 0.5
- LiveInterval.weight = totalWeight / size of LiveInterval

## Greedy Register Allocation

• Example (assign physical registers by length)

Q0 Q1 D0 D1 D2 D3



Q0 Q1 D0 D1 D2 D3 V1 V2 V4 V3

No physical register for V1

Q0 Q1 D0 D1 D2 D3





• Evict V2 (evict Live Interval with lower spill cost)





• Split V2

Q0 Q1 D0 D1 D2 D3





#### • Split V2

Q0 Q1 D0 D1 D2 D3

stack





## Greedy RA Stages

- RS\_New: created
- RS\_Assign: enqueue
- RS\_Split: need to split
- RS\_Split2
  - used for split products that may not be making progress
- RS\_Spill: need to spill
- RS\_Done: assigned a physical register or created by spill

## RS\_Split2

- The live intervals created by split will enqueue to process again.
  - There is a risk of creating infinite loops.

```
... = vreg1 ...
... = vreg1 ...
... = vreg1 ...
vreg2 = COPY vreg1
... = vreg2 ...
vreg3 = COPY vreg1
... = vreg3 ...
RS_New
RS_Split2
... = vreg3 ...
```

#### Greedy Register Allocation



## Last Chance Recoloring

- Try to assign a physical register to Live Interval by evicting all its interferences.
  - The recoloring process may recursively use the last chance recoloring. Therefore, when a virtual register has been assigned a color by this mechanism, it is marked as Fixed.

```
vA can use \{R1, R2 \}
vB can use \{R2, R3\}
vC can use \{R1 \}
selectOrSplit(d) selectOrSplit(d + 1)
vA => R1
vB => R2
vC => fails vA => R3
vC => R1 (fixed)
```

#### How to Split?



### tryLocalSplit

- Try to split virtual register interval into smaller intervals inside its only basic block.
  - calculate gap weights
  - adjust the split region

## Calculate Gap Weights



NumGaps = 4

## Calculate Gap Weights



If there is a physical register occupied by VirtReg.

VirtReg Live Interval

## Calculate Gap Weights



## Adjust Split Region





normalise spill weight = spill cost / distance = (#gap \* block\_freq) / distance(SplitBefore, SplitAfter)

## Adjust Split Region





normalise spill weight = spill cost / distance
= (#gap \* block\_freq) / distance(SplitBefore, SplitAfter)

Go through all physical registers. Find the most critical range.

## tryRegionSplit

- Use Hopfield Network to find optimal splits.
  - Guaranteed to converge to a local minimum.

## Hopfield Network

$$a(t)_{s \times 1} = \begin{cases} p_{s \times 1} & : t = 0 \\ S(W_{s \times s} \times a(t-1)_{s \times 1} + b_{s \times 1}) & : t \ge 1 \end{cases}$$

$$S(x) = \begin{cases} +1 & : x \ge \theta \\ -1 & : x < \theta \end{cases}$$

## tryRegionSplit

- 1. For every physical register, construct Hopfield Network
  - Initialize border constraints
  - Initialize Hopfield Network nodes according to border constraints
  - Add links to Hopfield Network and iterate
- 2. Get the best candidate
- 3. Do region split

#### Initialize Border Constraints

No Interference.



```
enum BorderConstraint {
   DontCare,
   PrefReg,
   PrefSpill,
   PrefBoth,
   MustSpill
};
```

#### Initialize Border Constraints

There are Interferences.





```
EC:
(BB#0, in) Bundle #0: 0 0
(BB#0, out) Bundle #1: 1
(BB#1, in) Bundle #2: 2
(BB#1, out) Bundle #3: 3 3
                                      2
(BB#2, in) Bundle #4: 4 3
                                      2
(BB#2, out) Bundle #5: 5 5
                                      3
(BB#3, in) Bundle #6: 6 5 (BB#3, out) Bundle #7: 7
                                      3
(BB#4, in) Bundle #8: 8 7
(BB#4, out) Bundle #9: 9 5
                                      3
(BB#5, in) Bundle #10: 10
(BB#5, out) Bundle #11: 11 11 -> 1
(BB#6, in) Bundle #12: 12
                                      5
(BB#6, out) Bundle #13: 13 13
         void join(unsigned a, unsigned b) {
           unsigned eca = EC[a];
           unsigned ecb = EC[b];
           while (eca != ecb)
             if (eca < ecb)
               EC[b] = eca, b = ecb, ecb = EC[b];
             else
               EC[a] = ecb, a = eca, eca = EC[a];
```



```
EC:
(BB#0, in) Bundle #0: 0
(BB#0, out) Bundle #1: 1
(BB#1, in) Bundle #2: 2 1
(BB#1, out) Bundle #3: 3 3
(BB#2, in) Bundle #4: 4
(BB#2, out) Bundle #5: 5 5 3
                          5
(BB#3, in) Bundle #6: 6
                          7
(BB#3, out) Bundle #7: 7
                          7
(BB#4, in) Bundle #8: 8
(BB#4, out) Bundle #9:
(BB#5, in) Bundle #10: 10
(BB#5, out) Bundle #11: 11
(BB#6, in) Bundle #12: 12
(BB#6, out) Bundle #13: 13
                          13
Blocks:
Bundle #0: BB#0
Bundle #1: BB#0, BB#1, BB#5
Bundle #2: BB#1, BB#2, BB#6
Bundle #3: BB#2, BB#3, BB#4
Bundle #4: BB#3, BB#4, BB#5
Bundle #5: BB#6
Bundle #6:
Bundle #7:
Bundle #8:
Bundle #9:
Bundle #10:
Bundle #11:
Bundle #12:
```



```
EC:
(BB#0, in) Bundle #0: 0
(BB#0, out) Bundle #1: 1
(BB#1, in) Bundle #2: 2 1
(BB#1, out) Bundle #3: 3 3
(BB#2, in) Bundle #4: 4
(BB#2, out) Bundle #5: 5 5 3
                          5
(BB#3, in) Bundle #6: 6
                          7
(BB#3, out) Bundle #7: 7
                          7
(BB#4, in) Bundle #8: 8
(BB#4, out) Bundle #9:
(BB#5, in) Bundle #10: 10
(BB#5, out) Bundle #11: 11
(BB#6, in) Bundle #12: 12
(BB#6, out) Bundle #13: 13
                          13
Blocks:
Bundle #0: BB#0
Bundle #1: BB#0, BB#1, BB#5
Bundle #2: BB#1, BB#2, BB#6
Bundle #3: BB#2, BB#3, BB#4
Bundle #4: BB#3, BB#4, BB#5
Bundle #5: BB#6
Bundle #6:
Bundle #7:
Bundle #8:
Bundle #9:
Bundle #10:
Bundle #11:
Bundle #12:
```



```
EC:
(BB#0, in) Bundle #0: 0
(BB#0, out) Bundle #1: 1
(BB#1, in) Bundle #2: 2 1
(BB#1, out) Bundle #3: 3 3
(BB#2, in) Bundle #4: 4
(BB#2, out) Bundle #5: 5 5 3
                          5
(BB#3, in) Bundle #6: 6
                          7
(BB#3, out) Bundle #7: 7
                          7
(BB#4, in) Bundle #8: 8
(BB#4, out) Bundle #9:
(BB#5, in) Bundle #10: 10
(BB#5, out) Bundle #11: 11
(BB#6, in) Bundle #12: 12
(BB#6, out) Bundle #13: 13
                          13
Blocks:
Bundle #0: BB#0
Bundle #1: BB#0, BB#1, BB#5
Bundle #2: BB#1, BB#2, BB#6
Bundle #3: BB#2, BB#3, BB#4
Bundle #4: BB#3, BB#4, BB#5
Bundle #5: BB#6
Bundle #6:
Bundle #7:
Bundle #8:
Bundle #9:
Bundle #10:
Bundle #11:
Bundle #12:
```



```
EC:
(BB#0, in) Bundle #0: 0
(BB#0, out) Bundle #1: 1
(BB#1, in) Bundle #2: 2 1
(BB#1, out) Bundle #3: 3 3
(BB#2, in) Bundle #4: 4
(BB#2, out) Bundle #5: 5 5 3
                          5
(BB#3, in) Bundle #6: 6
                          7
(BB#3, out) Bundle #7: 7
                          7
(BB#4, in) Bundle #8: 8
(BB#4, out) Bundle #9: 9
(BB#5, in) Bundle #10: 10
(BB#5, out) Bundle #11: 11
(BB#6, in) Bundle #12: 12
(BB#6, out) Bundle #13: 13
                          13
Blocks:
Bundle #0: BB#0
Bundle #1: BB#0, BB#1, BB#5
Bundle #2: BB#1, BB#2, BB#6
Bundle #3: BB#2, BB#3, BB#4
Bundle #4: BB#3, BB#4, BB#5
Bundle #5: BB#6
Bundle #6:
Bundle #7:
Bundle #8:
Bundle #9:
Bundle #10:
Bundle #11:
Bundle #12:
```



```
EC:
(BB#0, in) Bundle #0: 0
(BB#0, out) Bundle #1: 1
(BB#1, in) Bundle #2: 2 1
(BB#1, out) Bundle #3: 3 3
(BB#2, in) Bundle #4: 4
(BB#2, out) Bundle #5: 5 5 3
                          5
(BB#3, in) Bundle #6: 6
                          7
(BB#3, out) Bundle #7: 7
                          7
(BB#4, in) Bundle #8: 8
(BB#4, out) Bundle #9:
(BB#5, in) Bundle #10: 10
(BB#5, out) Bundle #11: 11
(BB#6, in) Bundle #12: 12
(BB#6, out) Bundle #13: 13
                          13
Blocks:
Bundle #0: BB#0
Bundle #1: BB#0, BB#1, BB#5
Bundle #2: BB#1, BB#2, BB#6
Bundle #3: BB#2, BB#3, BB#4
Bundle #4: BB#3, BB#4, BB#5
Bundle #5: BB#6
Bundle #6:
Bundle #7:
Bundle #8:
Bundle #9:
Bundle #10:
Bundle #11:
Bundle #12:
```



```
EC:
(BB#0, in) Bundle #0: 0
(BB#0, out) Bundle #1: 1
(BB#1, in) Bundle #2: 2 1
(BB#1, out) Bundle #3: 3 3
(BB#2, in) Bundle #4: 4
(BB#2, out) Bundle #5: 5 5 3
                          5
(BB#3, in) Bundle #6: 6
                          7
(BB#3, out) Bundle #7: 7
                          7
(BB#4, in) Bundle #8: 8
(BB#4, out) Bundle #9:
(BB#5, in) Bundle #10: 10
(BB#5, out) Bundle #11: 11
(BB#6, in) Bundle #12: 12
(BB#6, out) Bundle #13: 13
                          13
Blocks:
Bundle #0: BB#0
Bundle #1: BB#0, BB#1, BB#5
Bundle #2: BB#1, BB#2, BB#6
Bundle #3: BB#2, BB#3, BB#4
Bundle #4: BB#3, BB#4, BB#5
Bundle #5: BB#6
Bundle #6:
Bundle #7:
Bundle #8:
Bundle #9:
Bundle #10:
Bundle #11:
```

Bundle #12:



```
EC:
(BB#0, in) Bundle #0: 0
(BB#0, out) Bundle #1: 1
(BB#1, in) Bundle #2: 2 1
(BB#1, out) Bundle #3: 3 3
(BB#2, in) Bundle #4: 4
(BB#2, out) Bundle #5: 5 5 3
                          5
(BB#3, in) Bundle #6: 6
                          7
(BB#3, out) Bundle #7: 7
                          7
(BB#4, in) Bundle #8: 8
(BB#4, out) Bundle #9:
(BB#5, in) Bundle #10: 10
(BB#5, out) Bundle #11: 11
(BB#6, in) Bundle #12: 12
(BB#6, out) Bundle #13: 13
                          13
Blocks:
Bundle #0: BB#0
Bundle #1: BB#0, BB#1, BB#5
Bundle #2: BB#1, BB#2, BB#6
Bundle #3: BB#2, BB#3, BB#4
Bundle #4: BB#3, BB#4, BB#5
Bundle #5: BB#6
Bundle #6:
Bundle #7:
Bundle #8:
Bundle #9:
Bundle #10:
Bundle #11:
Bundle #12:
```

#### Initialize Hopfield Network Node

update BiasN, BiasP according to BorderConstraint



```
void addBias(BlockFrequency freq, BorderConstraint direction) {
  switch (direction) {
  default:
     break;
  case PrefReg:
     BiasP += freq;
     break;
  case PrefSpill:
     BiasN += freq;
     break;
  case MustSpill:
     BiasN = BlockFrequency::getMaxFrequency(); // (uint64_t)-1ULL
     break;
}
```

#### Add Links to Hopfield Network

add weight to links



```
void addLink(unsigned b, BlockFrequency w) {
    // Update cached sum.
    SumLinkWeights += w;

    // There can be multiple links to the same bundle, add them up.
    for (LinkVector::iterator I = Links.begin(), E = Links.end(); I !=
        if (I->second == b) {
            I->first += w;
            return;
        }
        // This must be the first link to b.
        Links.push_back(std::make_pair(w, b));
}
```

#### Update Hopfield Network

$$a(t)_{s \times 1} = \begin{cases} p_{s \times 1} & : t = 0 \\ S(W_{s \times s} \times a(t-1)_{s \times 1} + b_{s \times 1}) & : t \ge 1 \end{cases}$$



# Region Split

- splitLiveThroughBlock
- splitRegInBlock
- splitRegOutBlock

# splitLiveThroughBlock

Live Through LiveOut on Stack

Live Through LiveIn on Stack Live Through No Interference

Bundle ib Value == 1 Bundle ib Value != 1 Bundle ib Value == 1







Bundle ob Value != 1 Bundle ob Value == 1

Bundle ob Value == 1

## splitLiveThroughBlock

LiveThrough
Non-overlapping interference

LiveThrough
Overlapping interference



## splitRegInBlock

No LiveOut
Interference after kill

LiveOut on Stack
Interference after last use

LiveOut on Stack
Interference after last use



## splitRegInBlock

LiveOut on Stack Interference overlapping uses LiveOut on Stack Interference overlapping uses



## splitRegOutBlock

