

# 1. Description

## 1.1. Project

| Project Name    | SR_Parallel3RRR   |
|-----------------|-------------------|
| Board Name      | NUCLEO-F401RE     |
| Generated with: | STM32CubeMX 6.4.0 |
| Date            | 04/04/2022        |

### 1.2. MCU

| MCU Series     | STM32F4       |
|----------------|---------------|
| MCU Line       | STM32F401     |
| MCU name       | STM32F401RETx |
| MCU Package    | LQFP64        |
| MCU Pin number | 64            |

## 1.3. Core(s) information

| Core(s) | Arm Cortex-M4 |
|---------|---------------|

# 2. Pinout Configuration



# 3. Pins Configuration

| Pin Number | Pin Name        | Pin Type | Alternate      | Label           |
|------------|-----------------|----------|----------------|-----------------|
| LQFP64     | (function after |          | Function(s)    |                 |
|            | reset)          |          | , ,            |                 |
| 1          | VBAT            | Power    |                |                 |
| 3          | PC14-OSC32_IN   | I/O      | RCC_OSC32_IN   |                 |
| 4          | PC15-OSC32_OUT  | I/O      | RCC_OSC32_OUT  |                 |
| 5          | PH0 - OSC_IN    | I/O      | RCC_OSC_IN     |                 |
| 6          | PH1 - OSC_OUT   | I/O      | RCC_OSC_OUT    |                 |
| 7          | NRST            | Reset    |                |                 |
| 12         | VSSA/VREF-      | Power    |                |                 |
| 13         | VREF+           | Power    |                |                 |
| 16         | PA2             | I/O      | USART2_TX      |                 |
| 17         | PA3             | I/O      | USART2_RX      |                 |
| 18         | VSS             | Power    |                |                 |
| 19         | VDD             | Power    |                |                 |
| 21         | PA5             | I/O      | TIM2_CH1       | STEPPER_PULSE_1 |
| 22         | PA6             | I/O      | TIM3_CH1       | STEPPER_PULSE_2 |
| 30         | VCAP1           | Power    |                |                 |
| 31         | VSS             | Power    |                |                 |
| 32         | VDD             | Power    |                |                 |
| 35         | PB14 *          | I/O      | GPIO_Output    | STEPPER_DIR_3   |
| 36         | PB15 *          | I/O      | GPIO_Output    | STEPPER_DIR_2   |
| 37         | PC6 *           | I/O      | GPIO_Output    | STEPPER_DIR_1   |
| 38         | PC7 *           | I/O      | GPIO_Output    | MS3             |
| 39         | PC8 *           | I/O      | GPIO_Output    | MS2             |
| 40         | PC9 *           | I/O      | GPIO_Output    | MS1             |
| 41         | PA8 *           | I/O      | GPIO_Input     | POSITIONED_1    |
| 42         | PA9 *           | I/O      | GPIO_Input     | POSITIONED_2    |
| 43         | PA10 *          | I/O      | GPIO_Input     | POSITIONED_3    |
| 46         | PA13            | I/O      | SYS_JTMS-SWDIO | TMS             |
| 47         | VSS             | Power    |                |                 |
| 48         | VDD             | Power    |                |                 |
| 49         | PA14            | I/O      | SYS_JTCK-SWCLK | TCK             |
| 55         | PB3 **          | I/O      | SYS_JTDO-SWO   | SWO             |
| 58         | PB6             | I/O      | TIM4_CH1       | STEPPER_PULSE_3 |
| 60         | воото           | Boot     |                |                 |
| 63         | VSS             | Power    |                |                 |
| 64         | VDD             | Power    |                |                 |

| * | The | pin | is | affected | with | an | I/O | function |
|---|-----|-----|----|----------|------|----|-----|----------|
|---|-----|-----|----|----------|------|----|-----|----------|

<sup>\*\*</sup> The pin is affected with a peripheral function but no peripheral mode is activated

# 4. Clock Tree Configuration



# 5. Software Project

## 5.1. Project Settings

| Name                              | Value                                                    |
|-----------------------------------|----------------------------------------------------------|
| Project Name                      | SR_Parallel3RRR                                          |
| Project Folder                    | /home/jacek/STM32CubeIDE/workspace_1.8.0/SR_Parallel3RRR |
| Toolchain / IDE                   | STM32CubeIDE                                             |
| Firmware Package Name and Version | STM32Cube FW_F4 V1.26.2                                  |
| Application Structure             | Advanced                                                 |
| Generate Under Root               | Yes                                                      |
| Do not generate the main()        | No                                                       |
| Minimum Heap Size                 | 0x200                                                    |
| Minimum Stack Size                | 0x400                                                    |

## 5.2. Code Generation Settings

| Name                                                          | Value                                 |
|---------------------------------------------------------------|---------------------------------------|
| STM32Cube MCU packages and embedded software                  | Copy only the necessary library files |
| Generate peripheral initialization as a pair of '.c/.h' files | No                                    |
| Backup previously generated files when re-generating          | No                                    |
| Keep User Code when re-generating                             | Yes                                   |
| Delete previously generated files when not re-generated       | Yes                                   |
| Set all free pins as analog (to optimize the power            | No                                    |
| consumption)                                                  |                                       |
| Enable Full Assert                                            | No                                    |

### 5.3. Advanced Settings - Generated Function Calls

| Rank | Function Name       | Peripheral Instance Name |
|------|---------------------|--------------------------|
| 1    | MX_GPIO_Init        | GPIO                     |
| 2    | SystemClock_Config  | RCC                      |
| 3    | MX_TIM3_Init        | TIM3                     |
| 4    | MX_TIM4_Init        | TIM4                     |
| 5    | MX_TIM2_Init        | TIM2                     |
| 6    | MX_DMA_Init         | DMA                      |
| 7    | MX_USART2_UART_Init | USART2                   |

# 6. Power Consumption Calculator report

### 6.1. Microcontroller Selection

| Series    | STM32F4       |
|-----------|---------------|
| Line      | STM32F401     |
| MCU       | STM32F401RETx |
| Datasheet | DS10086_Rev3  |

### 6.2. Parameter Selection

| Temperature | 25  |
|-------------|-----|
| Vdd         | 3.3 |

### 6.3. Battery Selection

| Battery           | Li-SOCL2(A3400) |
|-------------------|-----------------|
| Capacity          | 3400.0 mAh      |
| Self Discharge    | 0.08 %/month    |
| Nominal Voltage   | 3.6 V           |
| Max Cont Current  | 100.0 mA        |
| Max Pulse Current | 200.0 mA        |
| Cells in series   | 1               |
| Cells in parallel | 1               |

## 6.4. Sequence

| Step                   | Step1              | Step2                 |
|------------------------|--------------------|-----------------------|
| Mode                   | RUN                | STOP                  |
| Vdd                    | 3.3                | 3.3                   |
| Voltage Source         | Battery            | Battery               |
| Range                  | Scale2-Medium      | No Scale              |
| Fetch Type             | FLASH/ART/PREFETCH | n/a                   |
| CPU Frequency          | 84 MHz             | 0 Hz                  |
| Clock Configuration    | HSE PLL            | Regulator_LPLV Flash- |
|                        |                    | PwrDwn                |
| Clock Source Frequency | 4 MHz              | 0 Hz                  |
| Peripherals            |                    |                       |
| Additional Cons.       | 0 mA               | 0 mA                  |
| Average Current        | 21.6 mA            | 10 μΑ                 |
| Duration               | 0.1 ms             | 0.9 ms                |
| DMIPS                  | 105.0              | 0.0                   |
| Ta Max                 | 101.44             | 105                   |
| Category               | In DS Table        | In DS Table           |

## 6.5. Results

| Sequence Time | 1 ms              | Average Current | 2.17 mA     |
|---------------|-------------------|-----------------|-------------|
| Battery Life  | 2 months, 4 days, | Average DMIPS   | 105.0 DMIPS |
| 1             | 8 hours           |                 |             |

### 6.6. Chart



# 7. Peripherals and Middlewares Configuration

#### 7.1. RCC

High Speed Clock (HSE): BYPASS Clock Source

Low Speed Clock (LSE): Crystal/Ceramic Resonator

7.1.1. Parameter Settings:

#### **System Parameters:**

VDD voltage (V) 3.3
Instruction Cache Enabled
Prefetch Buffer Enabled
Data Cache Enabled

Flash Latency(WS) 2 WS (3 CPU cycle)

**RCC Parameters:** 

HSI Calibration Value 16

TIM Prescaler Selection Disabled

HSE Startup Timout Value (ms) 100

LSE Startup Timout Value (ms) 5000

**Power Parameters:** 

Power Regulator Voltage Scale Power Regulator Voltage Scale 2

#### 7.2. SYS

**Debug: Serial Wire** 

**Timebase Source: SysTick** 

#### 7.3. TIM2

**Channel1: Output Compare CH1** 

#### 7.3.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value)

Counter Mode

Counter Period (AutoReload Register - 32 bits value)

Internal Clock Division (CKD)

auto-reload preload

840-1 \*

Up

100-1 \*

No Division

Disable

**Trigger Output (TRGO) Parameters:** 

Master/Slave Mode (MSM bit)

Disable (Trigger input effect not delayed)

Trigger Event Selection Reset (UG bit from TIMx\_EGR)

#### **Output Compare Channel 1:**

Mode Toggle on match \*

Pulse (32 bits value) 100-1 \*
Output compare preload Disable
CH Polarity High

#### 7.4. TIM3

#### **Channel1: Output Compare CH1**

#### 7.4.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 0

Counter Mode Up

Counter Period (AutoReload Register - 16 bits value) 65535

Internal Clock Division (CKD) No Division auto-reload preload Disable

#### **Trigger Output (TRGO) Parameters:**

Master/Slave Mode (MSM bit) Disable (Trigger input effect not delayed)

Trigger Event Selection Reset (UG bit from TIMx\_EGR)

#### **Output Compare Channel 1:**

Mode Frozen (used for Timing base)

Pulse (16 bits value) 0

Output compare preload Disable CH Polarity High

#### 7.5. TIM4

#### **Channel1: Output Compare CH1**

#### 7.5.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 0

Counter Mode Up

Counter Period (AutoReload Register - 16 bits value) 65535

Internal Clock Division (CKD) No Division auto-reload preload Disable

#### **Trigger Output (TRGO) Parameters:**

Master/Slave Mode (MSM bit) Disable (Trigger input effect not delayed)

Trigger Event Selection Reset (UG bit from TIMx\_EGR)

**Output Compare Channel 1:** 

Mode Frozen (used for Timing base)

Pulse (16 bits value) 0

Output compare preload Disable CH Polarity High

#### 7.6. USART2

### **Mode: Asynchronous**

### 7.6.1. Parameter Settings:

#### **Basic Parameters:**

Baud Rate 115200

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples

<sup>\*</sup> User modified value

# 8. System Configuration

## 8.1. GPIO configuration

| IP                          | Pin                    | Signal             | GPIO mode                    | GPIO pull/up pull<br>down   | Max<br>Speed   | User Label      |
|-----------------------------|------------------------|--------------------|------------------------------|-----------------------------|----------------|-----------------|
| RCC                         | PC14-<br>OSC32_IN      | RCC_OSC32_IN       | n/a                          | n/a                         | n/a            |                 |
|                             | PC15-<br>OSC32_OU<br>T | RCC_OSC32_O<br>UT  | n/a                          | n/a                         | n/a            |                 |
|                             | PH0 -<br>OSC_IN        | RCC_OSC_IN         | n/a                          | n/a                         | n/a            |                 |
|                             | PH1 -<br>OSC_OUT       | RCC_OSC_OUT        | n/a                          | n/a                         | n/a            |                 |
| SYS                         | PA13                   | SYS_JTMS-<br>SWDIO | n/a                          | n/a                         | n/a            | TMS             |
|                             | PA14                   | SYS_JTCK-<br>SWCLK | n/a                          | n/a                         | n/a            | TCK             |
| TIM2                        | PA5                    | TIM2_CH1           | Alternate Function Push Pull | No pull-up and no pull-down | Low            | STEPPER_PULSE_1 |
| TIM3                        | PA6                    | TIM3_CH1           | Alternate Function Push Pull | No pull-up and no pull-down | Low            | STEPPER_PULSE_2 |
| TIM4                        | PB6                    | TIM4_CH1           | Alternate Function Push Pull | No pull-up and no pull-down | Low            | STEPPER_PULSE_3 |
| USART2                      | PA2                    | USART2_TX          | Alternate Function Push Pull | No pull-up and no pull-down | Very High<br>* |                 |
|                             | PA3                    | USART2_RX          | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |                 |
| Single<br>Mapped<br>Signals | PB3                    | SYS_JTDO-<br>SWO   | n/a                          | n/a                         | n/a            | SWO             |
| GPIO                        | PB14                   | GPIO_Output        | Output Push Pull             | No pull-up and no pull-down | Low            | STEPPER_DIR_3   |
|                             | PB15                   | GPIO_Output        | Output Push Pull             | No pull-up and no pull-down | Low            | STEPPER_DIR_2   |
|                             | PC6                    | GPIO_Output        | Output Push Pull             | No pull-up and no pull-down | Low            | STEPPER_DIR_1   |
|                             | PC7                    | GPIO_Output        | Output Push Pull             | No pull-up and no pull-down | Low            | MS3             |
|                             | PC8                    | GPIO_Output        | Output Push Pull             | No pull-up and no pull-down | Low            | MS2             |
|                             | PC9                    | GPIO_Output        | Output Push Pull             | No pull-up and no pull-down | Low            | MS1             |
|                             | PA8                    | GPIO_Input         | Input mode                   | No pull-up and no pull-down | n/a            | POSITIONED_1    |
|                             | PA9                    | GPIO_Input         | Input mode                   | No pull-up and no pull-down | n/a            | POSITIONED_2    |
|                             | PA10                   | GPIO_Input         | Input mode                   | No pull-up and no pull-down | n/a            | POSITIONED_3    |

## 8.2. DMA configuration

| DMA request | Stream       | Direction            | Priority |
|-------------|--------------|----------------------|----------|
| USART2_RX   | DMA1_Stream5 | Peripheral To Memory | Low      |

### USART2\_RX: DMA1\_Stream5 DMA request Settings:

Mode: Normal
Use fifo: Disable
Peripheral Increment: Disable
Memory Increment: Enable \*

Peripheral Data Width: Byte
Memory Data Width: Byte

## 8.3. NVIC configuration

# 8.3.1. NVIC

| Interrupt Table                         | Enable | Preenmption Priority | SubPriority |
|-----------------------------------------|--------|----------------------|-------------|
| Non maskable interrupt                  | true   | 0                    | 0           |
| Hard fault interrupt                    | true   | 0                    | 0           |
| Memory management fault                 | true   | 0                    | 0           |
| Pre-fetch fault, memory access fault    | true   | 0                    | 0           |
| Undefined instruction or illegal state  | true   | 0                    | 0           |
| System service call via SWI instruction | true   | 0                    | 0           |
| Debug monitor                           | true   | 0                    | 0           |
| Pendable request for system service     | true   | 0                    | 0           |
| System tick timer                       | true   | 0                    | 0           |
| DMA1 stream5 global interrupt           | true   | 0                    | 0           |
| TIM2 global interrupt                   | true   | 0                    | 0           |
| TIM3 global interrupt                   | true   | 0                    | 0           |
| TIM4 global interrupt                   | true   | 0                    | 0           |
| USART2 global interrupt                 | true   | 0                    | 0           |
| PVD interrupt through EXTI line 16      | unused |                      |             |
| Flash global interrupt                  | unused |                      |             |
| RCC global interrupt                    | unused |                      |             |
| FPU global interrupt                    | unused |                      |             |

## 8.3.2. NVIC Code generation

| Enabled interrupt Table                 | Select for init   | Generate IRQ | Call HAL handler |
|-----------------------------------------|-------------------|--------------|------------------|
|                                         | sequence ordering | handler      |                  |
| Non maskable interrupt                  | false             | true         | false            |
| Hard fault interrupt                    | false             | true         | false            |
| Memory management fault                 | false             | true         | false            |
| Pre-fetch fault, memory access fault    | false             | true         | false            |
| Undefined instruction or illegal state  | false             | true         | false            |
| System service call via SWI instruction | false             | true         | false            |
| Debug monitor                           | false             | true         | false            |
| Pendable request for system service     | false             | true         | false            |
| System tick timer                       | false             | true         | true             |
| DMA1 stream5 global interrupt           | false             | true         | true             |
| TIM2 global interrupt                   | false             | true         | true             |
| TIM3 global interrupt                   | false             | true         | true             |
| TIM4 global interrupt                   | false             | true         | true             |
| USART2 global interrupt                 | false             | true         | true             |

| SR_ | _Parallel3RRR | Project |
|-----|---------------|---------|
|     | Configuration | Repor   |

| * User modified value |  |  |
|-----------------------|--|--|
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |

# 9. System Views

- 9.1. Category view
- 9.1.1. Current



## 10. Docs & Resources

Type Link

Datasheet http://www.st.com/resource/en/datasheet/DM00102166.pdf

Reference http://www.st.com/resource/en/reference\_manual/DM00096844.pdf

manual

Programming http://www.st.com/resource/en/programming manual/DM00046982.pdf

manual

Errata sheet http://www.st.com/resource/en/errata\_sheet/DM00158624.pdf

Application note http://www.st.com/resource/en/application\_note/CD00167594.pdf

Application note http://www.st.com/resource/en/application\_note/CD00211314.pdf

Application note http://www.st.com/resource/en/application\_note/CD00249778.pdf

Application note http://www.st.com/resource/en/application\_note/CD00259245.pdf

Application note http://www.st.com/resource/en/application\_note/CD00264321.pdf

Application note http://www.st.com/resource/en/application\_note/CD00264342.pdf

Application note http://www.st.com/resource/en/application\_note/CD00264379.pdf

Application note http://www.st.com/resource/en/application\_note/DM00024853.pdf

Application note http://www.st.com/resource/en/application\_note/DM00040802.pdf

Application note http://www.st.com/resource/en/application\_note/DM00040808.pdf

Application note http://www.st.com/resource/en/application\_note/DM00042534.pdf

Application note http://www.st.com/resource/en/application\_note/DM00046011.pdf

Application note http://www.st.com/resource/en/application\_note/DM00072315.pdf

Application note http://www.st.com/resource/en/application\_note/DM00073742.pdf

Application note http://www.st.com/resource/en/application\_note/DM00073853.pdf

Application note http://www.st.com/resource/en/application\_note/DM00080497.pdf

Application note http://www.st.com/resource/en/application\_note/DM00081379.pdf

Application note http://www.st.com/resource/en/application\_note/DM00115714.pdf

Application note http://www.st.com/resource/en/application\_note/DM00129215.pdf

Application note http://www.st.com/resource/en/application\_note/DM00144612.pdf

Application note http://www.st.com/resource/en/application\_note/DM00156364.pdf

Application note http://www.st.com/resource/en/application\_note/DM00160482.pdf http://www.st.com/resource/en/application\_note/DM00213525.pdf Application note Application note http://www.st.com/resource/en/application\_note/DM00220769.pdf Application note http://www.st.com/resource/en/application\_note/DM00226326.pdf http://www.st.com/resource/en/application\_note/DM00236305.pdf Application note http://www.st.com/resource/en/application\_note/DM00257177.pdf Application note http://www.st.com/resource/en/application note/DM00272912.pdf Application note Application note http://www.st.com/resource/en/application note/DM00281138.pdf Application note http://www.st.com/resource/en/application note/DM00296349.pdf Application note http://www.st.com/resource/en/application note/DM00315319.pdf Application note http://www.st.com/resource/en/application\_note/DM00325582.pdf Application note http://www.st.com/resource/en/application\_note/DM00327191.pdf Application note http://www.st.com/resource/en/application\_note/DM00354244.pdf Application note http://www.st.com/resource/en/application\_note/DM00380469.pdf http://www.st.com/resource/en/application\_note/DM00395696.pdf Application note Application note http://www.st.com/resource/en/application\_note/DM00431633.pdf http://www.st.com/resource/en/application\_note/DM00493651.pdf Application note Application note http://www.st.com/resource/en/application note/DM00536349.pdf Application note http://www.st.com/resource/en/application\_note/DM00725181.pdf