# Assignment 1 – FPGA Digital clock

#### **Used Components:**

- Counter\_generic
- Digit-splitter
- BCD\_to\_7seg

#### Explanation of components:

#### - Counter\_generic:

The counter is implemented as a generic counter, where the bit-width and the max value of the counter is defined by the user.

The counter counts up on the falling edge of the clk input pin, and is reset to 0, if the input on the rst pin is low.

The current value of the counter is put out on the current\_val output bus. When the counter has counted up to the defined max value, the cnt\_full output is set to high, and when it recieves one more clock pulse, it will reset it's value to 0, and the cnt\_full is set low again. In this application, this behavior can be used to count up the next counter, for example when the seconds counter has counted to 59, and receives the next clock signal it will reset itself and the falling edge of the cnt\_full pin can count up the minutes counter.

The code of the counter can be seen here:

```
34 □ entity Counter generic is
         generic(max val : positive := 255; bit width : positive := 8);
36
         Port ( clk : in std logic := '0';
37
               rst : in std_logic := 'l';
38
               cnt_full : out std_logic;
               current_val : out std_logic_vector(bit_width-1 downto 0));
39
41
42 ⊝ architecture Behavioral of Counter_generic is
43
   signal temp count: unsigned(bit width-1 downto 0) := (others => '0');
44
   begin
45 ⊝ process(rst, clk)
46 | begin
47 \bigcirc \text{ if (rst = '0') then}
48
        temp_count <= (others => '0');
49 elsif(falling_edge(clk)) then
50
        temp_count <= temp_count + 1;
51   end if;
52 □ if(temp_count = max_val) then
53 |
       cnt_full <= '1';
54 : else cnt_full <= '0';
55 	☐ end if;
56 ⊝ if(temp_count > max_val) then
57
         temp_count <= (others => '0');
58  end if;
60 current val <= std logic vector(temp count);</p>
62 	☐ end Behavioral;
```

It can be noted that the current\_val output bus is updated outside of the process, so this output will always be the same as the internal temp\_count variable.

#### - Digit\_splitter:

The digit splitter can take a two digit number (0-99) and split it into its individual digits. This is done using the mod and division operations on the input number.

The code can be seen here:

```
architecture Behavioral of digit_splitter is

40 ⊕ architecture Behavioral of digit_splitter is

41 begin

42 LSD_out <= std_logic_vector(unsigned("mod"(unsigned(digits_in), 10)(3 downto 0)));

43 MSD_out <= std_logic_vector(unsigned("/"(unsigned(digits_in), 10)(3 downto 0)));

44 ⊕ end Behavioral;
```

#### - BCD\_to\_7seg:

This block takes a single digit number (like the one from the digit splitter) and converts it to the format required by seven-segment displays. This is done by hardcoding the output values for each input value from 0 to 9.

The code can be seen here:

```
34 ⊝ entity BCD_to_7seg is
35
          Port ( BCD : in STD LOGIC VECTOR (3 downto 0);
36
                 seg out : out STD LOGIC VECTOR (6 downto 0));
37 		☐ end BCD_to_7seg;
38 :
39 → architecture Behavioral of BCD_to_7seg is
40
41
42
     with BCD select
43
                      "0000001" when "0000",
          seg out <=
44
                       "1001111" when "0001"
45
                       "0010010" when "0010'
                       "0000100" when "0011"
46
                       "1001100" when "0100"
47
                       "0100100" when "0101"
48
                       "0100000" when "0110"
49
                       "0001111" when "0111'
50
                       "0000000" when "1000"
51
                       "0000100" when "1001"
52
                       "0001000" when "1010"
53
                       "1100000" when "1011"
54
                       "0110001" when "1100"
55
                       "1000010" when "1101"
56
                       "0110000" when "1110"
57
                       "0111000" when "1111"
58
                       "111111" when others;
59
60
61 \(\hatcharpoonup \) end Behavioral;
```

## **Block design of the clock**

The clock itself is implemented as a block design that incorporates all of the previously mentioned components. In this case the clock works with a clk input of 10 kHz.



One counter counts the clock cycles that occur during one second, in this case it is assumed that the frequency is 10 kHz. When it has counted 10k signals it sends a signal to Counter\_seconds and resets itself on the next clock signal. The Counter\_seconds then counts this signal 60 times before sending a signal to Counter\_minutes and resetting itself. Both the Counter\_seconds and the Counter\_minutes output their current value to digit\_splitters which then feed in to two BCD\_to\_7seg blocks each.

### Verification and simulation

Before start of simulation the inputs and outputs look like this:



The clk input is then forced with this clock signal:



After simulation the clock should have counted to 150 seconds, which is 2 minutes and 30 seconds, and it has:



The outputs for the seven segment display also matches with the output of the clock, with the code for "0" being displayed at the most significant digit of the minutes, then the code for "2" at the least significant digit, then the code for "3" as the MSD of the seconds, and "0" again for the LSD of the seconds.