### **CAD for VLSI**

**Modeling** 

# **Linear Programming Example**



### **Mixed Integer Linear Programming**

- ☐ A mathematical programming such that:
  - The objective is a linear function
  - All constraints are linear functions
  - Some variables are real numbers and some are integers, i.e., "mixed integer"
- It is almost like a linear programming, except that some variables are integers

NP-C problem

# **Group Assignment Problem**

- ☐ You are going to assign 4 persons into 2 groups
  - Everyone associates with only one group
  - Every group has at least one person
  - Dislike persons are not in the same group
  - Like overcomes dislike
  - Try your best to balance the group
- ☐ Let's model this problem as an ILP/SAT problem!

# **Example of Group Assignment**





### **ILP-based Formulation – 1**

- □ Variable *a1* and *a2* are binary (0/1)
  - -a1 = 1: A in group 1
  - -a2 = 1: *A* in group 2
- ☐ Constraints:
  - Uniqueness constraint
  - Group constraint
  - Dislike constraint
- Objective:
  - Balanced group size



### **ILP-based Formulation – 2**

- □ Variable a1 and a2 are binary (0/1)
  - a1 = 1: A in group 1
  - -a2 = 1: *A* in group 2
- ☐ Constraints:
  - Uniqueness constraint
  - Group constraint
  - Dislike constraint
- Objective:
  - Balanced group size

```
Min
a1 + b1 + c1 + d1 - a2 - b2 - c2 - d2
Subject To
a1 + b1 + c1 + d1 - a2 - b2 - c2 - d2 >= 0
a1 + a2 = 1
b1 + b2 = 1
c1 + c2 = 1
d1 + d2 = 1
a1 + b1 + c1 + d1 >= 1
a2 + b2 + c2 + d2 >= 1
b1 + a1 - c1 <= 1
b2 + a2 - c2 <= 1
a1 + c1 - d1 <= 1
a2 + c2 - d2 <= 1
c1 + d1 - a1 <= 1
c2 + d2 - a2 <= 1
d1 + a1 - b1 <= 1
d2 + a2 - b2 \le 1
Binary
а1
b1
c1
d1
b2
c2
d2
End
```

### **ILP-based Formulation – 3**



Lecture02 CAD Slide 8

### **SAT-based Formulation**

- ☐ Given 4 persons and 2 groups
  - a1 = T: A in group 1
  - a2 = T: A in group 2
- Constraints:
  - Uniqueness constraint
  - Group constraint
  - Dislike constraint
- Objective:
  - Any feasible solution is OK.





### **Circuit Models**

- ☐ Circuit model
  - Abstraction
  - Representation of relevant features only
- Unambiguously transferring the design information
  - Humans to humans
  - Humans to CAD tools

### **Model Classifications**

- Abstraction levels
  - Architectural
  - Logic
  - Geometrical
- ☐ Views
  - Behavioral
  - Structural
  - Physical
- ☐ Media
  - Language
  - Diagram
  - Mathematical model

### **Abstraction Levels**

#### Architectural level

```
PC = PC + 1;
FETCH(PC);
DECODE(INST);
```

...





### **Views and Abstraction Levels**



# Levels of Abstractions and Corresponding Views



# **Synthesis**

- Synthesis
  - A set of transformation between two views
- Synthesis tasks
  - Architectural-level synthesis
    - High-level synthesis, structural synthesis
  - Logic-level synthesis
    - Gate-level structure, library binding (mapping)
  - Geometrical-level synthesis
    - Physical design

# **Synthesis Tasks**



# Gajski's Y-chart



# **Y-chart Domain Mapping**



Slide 18

### **Y-transformations**

#### Y-transformations



## **Top-down Design**



### **Levels Revealed**

#### Levels revealed

| Hierarchy<br>level   | Abstraction                                                                | Supporting tools                                                            |
|----------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| System               | space-time behavior as instruction, timing & pin assignment specifications | flow-charts, diagrams,<br>high-level languages                              |
| Architecture         | global organization of functional entities                                 | HDLs, floor-planning block diagrams for clock cycle and area estimation     |
| Register<br>transfer | binding data flow functional modules and microinstructions                 | synthesis, simulation, verification, test analysis, resource use evaluation |
| Functional modules   | primitive operations and control methods                                   | libraries, module generators, sche-<br>matic entry, test                    |
| Logic                | Boolean function of gate circuits                                          | Schematic entry, synthesis and simu-<br>lation, verification, PLA tools     |
| Switch               | electrical properties of<br>transistor circuits                            | RC extraction, timing verification, electrical analysis                     |
| Layout               | geometric constraints                                                      | layout editor/compactor, netlist extrac-<br>tor, DRC, placement and routing |

# **Synthesis Levels and Tasks**

- System level synthesis
  - Clustering
  - Communication synthesis
- ☐ High-level synthesis
  - Resource or timing constrained scheduling
  - Resource allocation
  - Binding
- ☐ Register transfer level synthesis
  - Data-path synthesis
  - Controller synthesis
  - Logic-level synthesis
  - Logic minimization
  - Optimization, overhead removal
  - Library mapping
- Physical level synthesis
  - Placement
  - Routing

### **Abstract Models**

- □ Abstract models for different circuit views
  - Structure
  - Logic network
    - Combinational logic network
    - Sequential logic network
  - State diagram
  - Data-flow and Sequencing Graph

### **Abstract Models - Structure**

- Module, net, pin
- □ Incidence matrix
- Hypergraph
- □ Bipartite graph



$$\begin{array}{c|cccc} & N_1 & N_2 & N_3 \\ M_1 & 1 & 1 & 1 \\ M_2 & 1 & 1 & O \\ M_3 & O & 1 & 1 \end{array}$$





### **Abstract Models – Logic Network**

□ Combinational logic network



☐ Sequential logic network



### **Abstract Models – State Diagram**



Figure 1: traffic light

# Abstract Models – Data-flow and Sequencing Graph



**Data-flow Graph** 



Sequencing Graph

### **Hardware Description Language**

- ☐ Recent trend for circuit specification
  - Hardware description language (HDL)
    - Verilog, VHDL
  - Similar to write a software program
- ☐ Concise HDL models are preferable for representing
  - Flow
  - State
  - Logic diagram

### **Hardware Description Language**

- □ Structural description
  - Textual replacement for schematic
  - Hierarchical composition of modules from primitives
- Behavioral/functional description
  - Describe what module does, not how
  - Synthesis generates circuit for module

### Miscellaneous HDLs

- ☐ Abel (circa 1983) developed by Data-I/O
  - Targeted to programmable logic devices
  - Not good for much more than state machines
- □ ISP (circa 1977) research project at CMU
  - Simulation, but no synthesis
- □ Verilog (circa 1985) developed by Gateway (absorbed by Cadence)
  - Similar to Pascal and C
  - Delays is only interaction with simulator
  - Fairly efficient and easy to write
  - IEEE standard
- □ VHDL (circa 1987) DoD sponsored standard
  - Similar to Ada (emphasis on re-use and maintainability)
  - Simulation semantics visible
  - Very general but verbose
  - IEEE standard

# **Productivity vs. Predictability**



.: RTL is commonly used for circuit design

Lecture02 CAD Slide 31

# Register Transfer Level (RTL)

- □ A digital system is specified at the register transfer level (RTL) when it is specified by:
  - The set of registers
  - The operations performed on the data stored
  - The control that supervises the sequence of operations



# Verilog

- Supports structural and behavioral descriptions
- Structural description
  - Explicit structure of the circuit
  - Ex: each logic gate instantiated and connected to others
- Behavioral description
  - Program describes input/output behavior
  - Many structural implementations could have same behavior
  - Ex: different implementation of one Boolean function (full-adder)

# **Verilog Descriptions**

endmodule

☐ Structural description ☐ Behavioral description

```
module HALF_ADDER (a, b, carry, sum);
                                               module HALF_ADDER (a, b, carry, sum);
 input a, b;
                                                 input a, b;
 output carry, sum;
                                                 output carry, sum;
                                                 assign carry = a & b;
 and
                                                 assign sum = a ^ b;
   G1 (carry, a, b);
 xor
   G2 (sum, a, b);
                                               endmodule
```

### **Traditional Waterfall Model**



Deliver to system integration and software test

# **Spiral SOC Design Flow**



Time

# **Spiral SOC Design Flow**

- Characteristics
  - Parallel, concurrent development of hardware and software
  - Parallel verification and synthesis of modules
  - Floorplan, placement, and routing are included in the synthesis process
  - Modules developed only if a pre-designed hard or soft macro is not available – reusability
  - Planned iteration throughout
- ☐ The engineer are addressing all aspects of hardware and software design concurrently: functionality, timing, physical design, and verification

# Waterfall vs. Spiral

- ☐ Traditional ASIC development follows so called waterfall model
  - Project transitions from phase to phase in step
  - Never returning to the activities of the previous phase
  - "Tossing" project over the wall from one team to the next
- ☐ However...
  - Complexity increases
  - Geometry shrinks
  - Time-to-market pressure increases
- In the spiral model, the design teams work on multiple aspects of the design simultaneously, incrementally improving in each area as the design converges on completion



#### Y-transformations



#### Levels revealed

| Hierarchy<br>level   | Abstraction                                                                | Supporting tools                                                            |
|----------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| System               | space-time behavior as instruction, timing & pin assignment specifications | flow-charts, diagrams,<br>high-level languages                              |
| Architecture         | global organization of functional entities                                 | HDLs, floor-planning block diagrams for clock cycle and area estimation     |
| Register<br>transfer | binding data flow functional modules and microinstructions                 | synthesis, simulation, verification, test analysis, resource use evaluation |
| Functional modules   | primitive operations and control methods                                   | libraries, module generators, sche-<br>matic entry, test                    |
| Logic                | Boolean function of<br>gate circuits                                       | Schematic entry, synthesis and simu-<br>lation, verification, PLA tools     |
| Switch               | electrical properties of<br>transistor circuits                            | RC extraction, timing verification, electrical analysis                     |
| Layout               | geometric constraints                                                      | layout editor/compactor, netlist extrac-<br>tor, DRC, placement and routing |

