#### **VLSI** for DSP

#### Yuan-Ho Chen

Department of Electronic Engineering
Chang Guan University
chenyh@mail.cgu.edu.tw



VLSI DSP Yuan-Ho Chen

## Xilinx PYNQ-Z2 FPGA



#### Xilinx PYNQ-Z2 FPGA



#### Xilinx PYNQ-Z2 FPGA



#### Lab1



#### **VLSI** for DSP

# Vivado Design Flow Getting Started



Department of Electronic Engineering
Chang Guan University
chenyh@mail.cgu.edu.tw



VLSI DSP Yuan-Ho Chen

#### **Objectives**

- Create a Vivado project sourcing HDL model(s) and targeting the ZYNQ device located on the PYNQ-Z2
- Use the provided Xilinx Design Constraint (XDC) file to constrain the pin locations
- Simulate the design using the Vivado simulator
- Synthesize and implement the design
- Generate the bitstream
- Configure ZYNQ using the generated bitstream and verify the functionality

#### **Vivado Design Flow**



#### **Create a Vivado Project using IDE**

- Launch Vivado and create an empty project targeting the PYNQ-Z2 board, selecting Verilog as a target language. Use the provided lab1.v and lab1\_zynq.xdc files.
  - Open Vivado by selecting Start > Xilinx Design Tools > Vivado
     2018.2
  - 2. Click **Create New Project** to start the wizard. You will see *Create A New Vivado Project* dialog box. Click **Next**.
  - 3. Click the Browse button of the *Project location* field of the **New Project** form, browse to **C:\xilinx\_works**, and click **Select**.
  - 4. Enter **lab1** in the *Project name* field. Make sure that the *Create Project Subdirectory* box is checked. Click **Next**.

## **Create a Vivado Project using IDE**



#### **Create a Vivado Project using IDE**

- 5. Select **RTL Project** option in the *Project Type* form, and click **Next**.
- 6. Using the drop-down buttons, select **Verilog** as the *Target Language* and *Simulator Language* in the *Add Sources* form.



#### **Create a Vivado Project**

7. Click on the **Blue Plus** button, then **Add Files...** and browse to the **C:\xilinx\_works\lab1** directory, select *lab1.v*, click **OK**.



#### **Create a Vivado Project**

- 8. Click **Next** to get to the *Add Constraints* form.
- 9. Click on the **Blue Plus** button, then **Add Files...** and browse to the **C:\xilinx\_works\lab1** directory (if necessary), select *lab1\_zynq.xdc* and click **OK** (if necessary), and then click **Next.**
- 10. The Xilinx Design Constraints file assigns the physical IO locations on FPGA to the switches and LEDs located on the board. This information can be obtained either through the board's schematic or the board's user guide.
- 11. In the *Default Part* form, use the **Parts** option and various drop-down fields of the **Filter** section. Select the **XC7Z020clg400-1**.
- 12. Click **Finish** to create the Vivado project.

## **Create a Vivado Project**



## Analyze lab1.v

- 1. In the *Sources* pane, double-click the **lab1.v** entry to open the file in text mode.
- 2. Notice in the Verilog code that the first line defines the timescale directive for the simulator. Lines 2-4 are comment lines describing the module name and the purpose of the module.
- 3. Line 7 defines the beginning (marked with keyword **module**) and Line 17 defines the end of the module (marked with keyword **endmodule**).
- 4. Lines 8-9 defines the input and output ports whereas lines 12-15 defines the actual functionality.



## Analyze lab1\_zynq.xdc

- 1. In the *Sources* pane, expand the *Constraints* folder and double-click the **lab1\_zynq.xdc** entry to open the file in text mode.
- Lines 5-8 define the pin locations for the input buttons and lines 13-16 define pin locations for output LEDs.



#### Perform RTL analysis on the source file

• Expand the *Open Elaborated Design* entry under the *RTL Analysis* tasks of the *Flow Navigator* pane and click on **Schematic**.



#### VLSI for DSP

#### Simulate the Design using the Vivado Simulator



Department of Electronic Engineering
Chang Guan University
chenyh@mail.cgu.edu.tw



VLSI DSP Yuan-Ho Chen

#### Add the lab1\_tb.v testbench file

1. Click **Add Sources** under the *Project Manager* tasks of the *Flow Navigator* pane.



#### Add the testbench file

2. Select the Add or Create Simulation Sources option and click Next.



#### Add the testbench file

- 3. In the Add Sources Files form, click the Blue Plus button and then Add Files....
- 4. Browse to the **C:\xilinx\_works\lab1** folder and select *lab1\_tb.v* and click **OK**.
- 5. Click **Finish**.
- 6. Select the *Sources* tab and expand the *Simulation Sources* group.



#### Add the testbench file

- 7. Using the Windows Explorer, verify that the sim\_1 directory is created at the same level as constrs\_1 and sources\_1 directories under the lab1.srcs directory, and that a copy of lab1\_tb.v is placed under lab1.srcs > sim\_1 > imports > lab1.
- 8. Double-click on the **lab1\_tb** in the *Sources* pane to view its contents.

#### testbench file

```
C:/xup/fpga_flow/2018_2_zyng_labs/lab1/lab1.srcs/sim_1/imports/lab1/lab1_tb.v
`timescale 1ns / 1ps
// Module Name: lab1_tb
5 module lab1_tb(
       ):
8
       reg [3:0] btns;
       wire [3:0] leds;
10
       reg [3:0] e_led;
11
12
       integer i;
14
       lab1 dut(.led(leds),.btn(btns));
15
16
17 □
       function [3:0] expected_led;
          input [3:0] btn:
18
19 🖨
          expected led[0] = "btn[0];
20
21
          expected led[1] = btn[1] & ~btn[2];
          expected_led[3] = btn[2] & btn[3];
22
          expected_led[2] = expected_led[1] | expected_led[3];
23
24 (-)
25 🖨
       endfunction
26
27 🖨
       initial
28 🖯
29 🖨
          for (i=0; i < 15; i=i+1)
30 🖨
31
             #50 btns=i:
32
             #10 e_led = expected_led(btns);
33 🖨
             if(leds = e led)
                $display("LED output matched at", $time);
34
35
                $display("LED output mis-matched at ",$time,": expected: %b, actual: %b", e_led, leds);
36 🗀
37 🖒
          end
38 🖹
       end
39
40 🖒 endmodule
```

## Simulate the design for 200ns

- Select Settings under the Project Manager tasks of the Flow Navigator pane.
- 2. A **Settings** form will appear showing the **Simulation** properties form.
- Select the Simulation tab, and set the Simulation Run Time value to 200 ns and click OK.



## Simulate the design

4. Click on **Simulation > Run Simulation > Run Behavioral Simulation** under the *Project Manager* tasks of the *Flow Navigator* pane.



## Simulate the design

- You will see four main views:
  - (i) Scopes, where the testbench hierarchy as well as glbl instances are displayed,
  - (ii) Objects, where top-level signals are displayed,
  - (iii) the waveform window, and
  - (iv) Tcl Console where the simulation activities are displayed.
- Notice that since the testbench used is self-checking, the results are displayed as the simulation is run.

 Notice that the lab1.sim directory is created under the lab1 directory, along with several lower-level directories.

## Simulate the design

You will see several buttons next to the waveform window which can be used for the specific purpose as listed in the table below.



Various buttons available to view the waveform

4. Click on the *Zoom Fit* button ( ) to see the entire waveform.

Notice that the output changes when the input changes.

You can also float the simulation waveform window by clicking on the Float button ( on the upper right hand side of the view. This will allow you to have a wider window to view the simulation waveforms. To reintegrate the floating window back into the GUI, simply click on the Dock Window button ( ).

## **Change display format**

- Select i[31:0] in the waveform window, right-click, select Radix, and then select Unsigned Decimal to view the for-loop index in an unsigned integer form.
- Similarly, change the radix of btn[3:0] to Hexadecimal.
- Leave the leds[3:0] and e\_led[3:0] radix to binary as we want to see each output bit.

#### Add more signals

- Expand the lab1\_tb instance, if necessary, in the Scopes window and select the dut instance.
  - The btn[3:0] and led[3:0] signals will be displayed in the Objects window.



#### Run the simulation for 500 ns

- 2. Select btn[3:0] and led[3:0] and drag them into the waveform window to monitor those lower-level signals.
- 3. On the simulator tool buttons ribbon bar , type 500 over in the simulation run time field, click on the drop-down button of the units field and select ns since we want to run for 500 ns (total of 700 ns), and click on the ( ) button. The simulation will run for an additional 500 ns.
- 4. Click on the Zoom Fit button and observe the output.



Running simulation for additional 500 ns

#### **Function Simulation**

Observe the Tcl Console window and see the output is being displayed as the testbench uses the \$display task.

```
INFO: [USF-XSim-96] XSim completed. Design snapshot 'lab1_tb_behav' loaded.

INFO: [USF-XSim-97] XSim simulation ran for 200ns

launch_simulation: Time (s): cpu = 00:00:04; elapsed = 00:00:10. Memory (MB): peak = 1493.746; gain = 0.000

run 500 ns

LED output matched at 240

LED output matched at 360

LED output matched at 420

LED output matched at 480

LED output matched at 540

LED output matched at 600

LED output matched at 600

LED output matched at 660
```

Tcl Console output after running the simulation for additional 500 ns

- 5. Close the simulator by selecting **File > Close Simulation**.
- 6. Click **OK** and then click **Discard** to close it without saving the waveform.

#### **VLSI** for DSP

#### Synthesize the Design



Department of Electronic Engineering
Chang Guan University
chenyh@mail.cgu.edu.tw



VLSI DSP Yuan-Ho Chen

- 1. Click on **Run Synthesis** under the *SYNTHESIS* tasks of the *Flow Navigator* pane.
  - The synthesis process will be run on the lab1.v file (and all its hierarchical files if they exist). When the process is completed a *Synthesis* Completed dialog box with three options will be displayed.
- 2. Select the *Open Synthesized Design* option and click **OK** as we want to look at the synthesis output before progressing to the implementation stage.
  - Click Yes to close the elaborated design if the dialog box is displayed.
- 3. Select the **Project Summary** tab and understand the various windows.
  - If you don't see the Project Summary tab then select Window > Project
     Summary or click the Project Summary icon



- 4. Click on the **Table** tab in the **Project Summary** tab.
  - Notice that there are an estimated 3 LUTs and 8 IOs (4 input and 4 output) that are used.

| Utilization |            | Post-Synthesis   Post-Implementation |         |               |
|-------------|------------|--------------------------------------|---------|---------------|
|             |            |                                      |         | Graph   Table |
| Resource    | Estimation | Av                                   | ailable | Utilization % |
| LUT         |            | 3                                    | 53200   | 0.01          |
| Ю           |            | 8                                    | 125     | 6.40          |

5. In The Flow Navigator, under Synthesis (expand Open Synthesized Design if necessary), click on **Schematic** to view the synthesized design in a schematic view.



Synthesized design's schematic view

## Synthesize the design

- Notice that IBUFs and OBUFs are automatically instantiated (added) to the design
  as the input and output are buffered. The logical gates are implemented in LUTs (1
  input is listed as LUT1, 2 input is listed as LUT2, and 3 input is listed as LUT3). Four
  gates in RTL analysis output are mapped onto four LUTs in the synthesized output.
- Using Windows Explorer, verify that lab1.runs directory is created under lab1.
   Under the runs directory, synth\_1 directory is created which holds several files related to synthesis.



Directory structure after synthesizing the design

## **VLSI** for DSP

#### Implement the Design



Department of Electronic Engineering
Chang Guan University
chenyh@mail.cgu.edu.tw



VLSI DSP Yuan-Ho Chen

## Implement the design

- 1. Click on **Run Implementation** under the *Implementation* tasks of the *Flow Navigator* pane.
  - The implementation process will be run on the synthesized design. When the
    process is completed an *Implementation Completed* dialog box with three
    options will be displayed.
- 2. Select **Open implemented design** and click **OK** as we want to look at the implemented design in a Device view tab.
- 3. Click **Yes**, if prompted, to close the synthesized design. The implemented design will be opened.
- 4. In the *Netlist* pane, select one of the nets (e.g. led\_OBUF[3]) and notice that the net displayed in the X1Y2 clock region in the Device view tab (you may have to zoom in to see it).
- 5. If it is not selected, click the *Routing Resources* icon resources.

## Implement the design



Viewing implemented design



Selecting a net

## Implement the design

- 6. Close the implemented design view by selecting File > Close Implemented Design, and select the Project Summary tab (you may have to change to the Default Layout view) and observe the results.
- 7. Select the Post-Implementation tab.
  - Notice that the actual resource utilization is 3 LUTs and 8 IOs. Also, it indicates that no timing constraints were defined for this design (since the design is combinatorial).

## Implementation results



## Reports

8. In Vivado, select the **Reports** tab in the bottom panel (if not visible, click *Window* in the menu bar and select **Reports**), and double-click on the *Utilization Report* entry under the *Place Design* section.

## Reports

| Tcl Console Messages Log Reports X Design Runs                                |                                                                                                                           |         |                 |       |
|-------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|---------|-----------------|-------|
| Q   ¥   \$   +   -   Ø   ▶                                                    |                                                                                                                           |         |                 |       |
| Report                                                                        | Report Type                                                                                                               | Options | Modified        | Size  |
| ∨ Synthesis                                                                   |                                                                                                                           |         |                 |       |
| ∨ Synth Design (synth_design)                                                 |                                                                                                                           |         |                 |       |
| synth_1_synth_report_utilization_0                                            | Report on utilization of resources on the targeted device (report_utilization)                                            |         | 8/31/18 2:09 PM | 6.51  |
| synth_1_synth_synthesis_report_0                                              | Vivado Synthesis Report                                                                                                   |         | 8/31/18 2:09 PM | 16.5  |
| Implementation                                                                |                                                                                                                           |         |                 |       |
| v impl_1                                                                      |                                                                                                                           |         |                 |       |
| <ul> <li>Design Initialization (init_design)</li> </ul>                       |                                                                                                                           |         |                 |       |
| impl_1_init_report_timing_summary_0                                           | Report timing summary (report_timing_summary)                                                                             |         |                 |       |
| Opt Design (opt_design)                                                       |                                                                                                                           |         |                 |       |
| impl_1_opt_report_drc_0                                                       | Report on error or violations against a set of design rule checks (report_drc)                                            |         | 8/31/18 2:34 PM | 1.4   |
| impl_1_opt_report_timing_summary_0                                            | Report timing summary (report_timing_summary)                                                                             |         |                 |       |
| <ul> <li>Power Opt Design (power_opt_design)</li> </ul>                       |                                                                                                                           |         |                 |       |
| impl_1_power_opt_report_timing_summary_0                                      | Report timing summary (report_timing_summary)                                                                             |         |                 |       |
| <ul> <li>Place Design (place_design)</li> </ul>                               |                                                                                                                           |         |                 |       |
| impl_1_place_report_io_0                                                      | Report information about all the IO sites on the device (report_io)                                                       |         | 8/31/18 2:34 PM | 116.8 |
| impl_1_place_report_utilization_0                                             | Report on utilization of resources on the targeted device (report_utilization)                                            |         | 8/31/18 2:34 PM | 7.6   |
| impl_1_place_report_control_sets_0                                            | Report the unique control sets in design (report_control_sets)                                                            |         | 8/31/18 2:34 PM | 2.6   |
| impl_1_place_report_incremental_reuse_0                                       | Report on achievable incremental reuse for the given design-checkpoint (report_incremental_reuse)                         |         |                 |       |
| impl_1_place_report_incremental_reuse_1                                       | $\textbf{Report on achievable incremental reuse for the given design-checkpoint} \ (\texttt{report\_incremental\_reuse})$ |         |                 |       |
| impl_1_place_report_timing_summary_0                                          | Report timing summary (report_timing_summary)                                                                             |         |                 |       |
| <ul> <li>Post-Place Power Opt Design (post_place_power_opt_design)</li> </ul> |                                                                                                                           |         |                 |       |
| impl_1_post_place_power_opt_report_timing_summary_0                           | Report timing summary (report_timing_summary)                                                                             |         |                 |       |
| <ul> <li>Post-Place Phys Opt Design (phys_opt_design)</li> </ul>              |                                                                                                                           |         |                 |       |
| impl_1_phys_opt_report_timing_summary_0                                       | Report timing summary (report_timing_summary)                                                                             |         |                 |       |
| <ul> <li>Route Design (route_design)</li> </ul>                               |                                                                                                                           |         |                 |       |
| impl_1_route_report_drc_0                                                     | Report on error or violations against a set of design rule checks (report_drc)                                            |         | 8/31/18 2:34 PM | 1.4   |
| impl_1_route_report_methodology_0                                             | Report on error or violations against a set of methodology checks (report_methodology)                                    |         | 8/31/18 2:34 PM | 1.3   |
| impl_1_route_report_power_0                                                   | Report power analysis details (report_power)                                                                              |         | 8/31/18 2:34 PM | 7.7   |
| impl_1_route_report_route_status_0                                            | Report on status of the routing. (report_route_status)                                                                    |         | 8/31/18 2:34 PM | 0.6   |
| impl_1_route_report_timing_summary_0                                          | Report timing summary (report_timing_summary)                                                                             |         | 8/31/18 2:34 PM | 7.2   |
| impl_1_route_report_incremental_reuse_0                                       | $\textbf{Report on achievable incremental reuse for the given design-checkpoint} \ (\textbf{report\_incremental\_reuse})$ |         |                 |       |
| impl_1_route_report_clock_utilization_0                                       | Report information about clock nets in design (report_clock_utilization)                                                  |         | 8/31/18 2:34 PM | 6.3   |
| impl_1_route_report_bus_skew_0                                                | Report on calculated bus skew among the signals constrained by set_bus_skew (report_bus_skew)                             |         | 8/31/18 2:34 PM | 8.0   |
| impl_1_route_implementation_log_0                                             | Vivado Implementation Log                                                                                                 |         | 8/31/18 2:34 PM | 20.9  |

## **VLSI** for DSP

#### **Perform Timing Simulation**



Department of Electronic Engineering
Chang Guan University
chenyh@mail.cgu.edu.tw



VLSI DSP Yuan-Ho Chen

## Run a timing simulation

- Select Run Simulation > Run Post-Implementation Timing Simulation process under the Simulation tasks of the Flow Navigator pane.
  - The Vivado simulator will be launched using the implemented design and lab1\_tb as the top-level module.
  - Using the Windows Explorer, verify that timing directory is created under the lab1.sim > sim\_1 > impl directory. The timing directory contains generated files to run the timing simulation.
- Click on the **Zoom Fit** button to see the waveform window from 0 to 200 ns.
- 3. Right-click at 50 ns (where the btns input is set to 0000b) and select **Markers > Add Marker**.
- 4. Similarly, right-click and add a marker at around 58.000 ns where the **leds** changes.
- 5. You can also add a marker by clicking on the Add Marker button ( + T). Click on the **Add Marker** button and left-click at around 60 ns where **e\_led** changes.

## **Timing Simulation**



- Notice that we monitored the expected led output at 10 ns after the input is changed (see the testbench) whereas the actual delay is about 8 to 9.7 ns (depending on the board).
- 6. Close the simulator by selecting **File > Close Simulation** without saving any changes.

## VLSI for DSP

# Generate the Bitstream and Verify Functionality



Department of Electronic Engineering
Chang Guan University
chenyh@mail.cgu.edu.tw



VLSI DSP Yuan-Ho Chen

#### **Generate the Bitstream**

- Connect the board and power it ON. Generate the bitstream, open a hardware session, and program the FPGA.
- Make sure that the Micro-USB cable is connected to the JTAG PROG connector.
- 2. The PYNQ-Z2 can be powered through USB power via the JTAG PROG.
  - Make sure that the board is set to use USB power.



#### **Generate the Bitstream**

- 3. Power **ON** the board.
- 4. Click on the **Generate Bitstream** entry under the *PROGRAM AND DEBUG* tasks of the *Flow Navigator* pane.
  - The bitstream generation process will be run on the implemented design.
     When the process is completed a *Bitstream Generation Completed* dialog box with three options will be displayed.



 This process will have generated a lab1.bit file under the impl\_1 directory in the lab1.runs directory.

#### **Generate the Bitstream**

- 5. Select the *Open Hardware Manager* option and click **OK**.
  - The Hardware Manager window will open indicating "unconnected" status.
- 6. Click on the **Open target** link.

HARDWARE MANAGER - unconnected

No hardware target is open. Open target

- 7. From the dropdown menu, click **Auto Connect.** 
  - The Hardware Session status changes from Unconnected to the server name and the device is highlighted. Also notice that the Status indicates that it is not programmed.



 Select the device and verify that the lab1.bit is selected as the programming file in the General tab.

| Hardware Device Properties |                                          | ? _ 🗆 🖸 X                                   |  |  |
|----------------------------|------------------------------------------|---------------------------------------------|--|--|
|                            |                                          | $\leftarrow \mid \Rightarrow \mid \Diamond$ |  |  |
| Name:                      | xc7z020_1                                |                                             |  |  |
| Part:                      | xc7z020                                  |                                             |  |  |
| ID code:                   | 23727093                                 |                                             |  |  |
| IR length:                 | 6                                        |                                             |  |  |
| Status:                    | Not programmed                           |                                             |  |  |
| Programming file:          | zynq_labs/lab1/lab1.runs/impl_1/lab1.bit |                                             |  |  |
| Probes file:               |                                          |                                             |  |  |
| User chain count: 4        |                                          |                                             |  |  |
|                            |                                          |                                             |  |  |
| General Proper             | ties                                     |                                             |  |  |

8. Click on the *Program device* link in the green information bar to program the target FPGA device. Another way is to right click on the device and select *Program Device*.

HARDWARE MANAGER - localhost/xilinx tcf/Xilinx/1234-tulA

1 There are no debug cores. Program device Refresh device

Selecting to program the FPGA

- 9. Click **Program** to program the FPGA.
  - The DONE LED will lit when the device is programmed. You may see some other LEDs lit depending on switch positions.
- 10. Verify the functionality by flipping the switches and observing the output on the LEDs (Refer to the earlier logic diagram).
- 11. When satisfied, power **OFF** the board.
- 12. Close the hardware session by selecting **File > Close Hardware Manager.**
- 13. Click **OK** to close the session.
- 14. Close the **Vivado** program by selecting **File > Exit** and click **OK**.