# UConn CSE 3666 Exam 2 Review Notes

Notes by Professor Jerry Shi, Compiled by Jacob Gerow 4/14/25

This is intended to be an overview of the important topics on Exam 2 but not an exhaustive list. I.e. if you don't understand something in this presentation you should definitely take the time to go back and understand it, but there is likely information not covered here on the exam

### **Digital Circuits**

| Identity laws     | A + 0 = A                                            | A · 1 = A                                            |
|-------------------|------------------------------------------------------|------------------------------------------------------|
| Zero and One laws | A + 1 = 1                                            | A · 0 = 0                                            |
| Inverse laws      | $A + \overline{A} = 1$                               | $A \cdot \overline{A} = 0$                           |
| Commutative laws  | A + B = B + A                                        | $A \cdot B = B \cdot A$                              |
| Associative laws  | A + ( B + C ) = (A + B) + C                          | $A \cdot (B \cdot C) = (A \cdot B) \cdot C$          |
| Distributive laws | $A \cdot (B + C) = (A \cdot B) + (A \cdot C)$        | $A+(B\cdot C)=(A+B)\cdot (A+C)$                      |
| DeMorgan's laws   | $\overline{A + B} = \overline{A} \cdot \overline{B}$ | $\overline{A \cdot B} = \overline{A} + \overline{B}$ |

### Product term and sum term

Product term: A single literal or a product (AND) of two or more literals

A, 
$$\overline{B}$$
,  $A \cdot B$ ,  $A \cdot B \cdot C$ ,  $D \cdot E \cdot \overline{F}$ 

Sum term: A single literal or a logical sum (OR) of two or more literals

A, 
$$\overline{B}$$
, A + B, X + Y +  $\overline{Z}$ 

$$F = \overline{A} \cdot B + C \cdot D + E \cdot F \cdot G$$

$$A \\
B \\
C \\
D \\
F \\
G$$

#### **Full Adder:**



$$Sum = \overline{a} \cdot \overline{b} \cdot c + \overline{a} \cdot b \cdot \overline{c} + a \cdot \overline{b} \cdot \overline{c} + a \cdot b \cdot c$$

 $CarryOut = a \cdot b \cdot \overline{CarryIn} + a \cdot \overline{b} \cdot CarryIn + \overline{a} \cdot b \cdot CarryIn + a \cdot b \cdot CarryIn$ 

### Subtraction

To negate a two's complement number, flip all the bits and add 1.

$$a - b = a + (-b) = a + \overline{b} + 1$$





### **Sequential Circuits**

- Combinational circuit: the outputs depend on the current input values
- Sequential circuit: the outputs also depend on the history of inputs
  - Two identical sequential circuits may produce different outputs even if their current inputs are the same

#### \*\*\*\*\* SEQUENTIAL CIRCUITS USE REGISTERS \*\*\*\*\*

#### Clock

- A clock signal oscillates between high and low values
- The clock period is the time for one full cycle
  - · Also called clock cycle time
  - The clock rate is the reciprocal of the cycle time

If the clock cycle time is 1 ns, the clock rate is 1 GHz. If the clock rate is 2 GHz, the clock cycle time is 0.5ns.



4



Setup time: D has to be steady for some time before the edge

Hold time: D has to be steady for some time after the edge

Propagation delay: Time for input to propagate to output



### Register File

- The register file has 32 32-bit Registers
- How do we select the register we need?



14

Clock cycle time 
$$\geq t_{prop} + t_{combinational}$$
 {  $+ t(setup)$  } (if given)

### Multiplier



```
# lower 32 bits of the product
mul rd, rs1, rs2

# higher 32 bits depend on signs of rs1 and rs2

mulh rd, rs1, rs2  # both are signed
mulhu rd, rs1, rs2  # both are unsigned
mulhsu rd, rs1, rs2  # rs1 is signed, rs2 is unsigned

# signed
div rd, rs1, rs2  # rs1 / rs2
rem rd, rs1, rs2  # rs1 % rs2

# unsigned
divu rd, rs1, rs2
remu rd, rs1, rs2
remu rd, rs1, rs2
```

### MyHDL

#### Behavioral Design

```
@block
def Mux2(z, a, b, sel):
    """ 2-input multiplexer

z = sel ? b : a

The width of signals do not matter.
    """

@always_comb
def comb():
    if sel:
        z.next = b
    else:
        z.next = a

return comb
```

#### **Combinational Design**

```
@block
def Mux2(z, a, b, sel):
    """ 2-input multiplexer

    z = sel ? b : a

    The width of signals do not mattter.
    """

@always_comb
    def comb():
        z.next = (not sel and a) or (sel and b)

return comb
```

```
myMux = Mux2(output_sig, input0_sig, input1_sig, sel_sig)
```

### Floating Point

| Binary to decimal                                                         |                                                              |                |                       |         |                     |     |        |            |
|---------------------------------------------------------------------------|--------------------------------------------------------------|----------------|-----------------------|---------|---------------------|-----|--------|------------|
| Example:                                                                  | 0b101.1101                                                   |                |                       |         |                     |     |        |            |
|                                                                           | bits                                                         | 1              | 0                     | 1       | 1                   | 1   | 0      | 1          |
|                                                                           | weights                                                      | 2 <sup>2</sup> | 2 <sup>1</sup>        | 20      | 2-1                 | 2-2 | 2-3    | 2-4        |
| Multiply each bit with weight:  Integer part  Ob101.1101  Fractional part |                                                              |                |                       |         |                     |     |        |            |
| 0b101.1101                                                                | ,                                                            |                | Intege                | er part |                     | /   | Fracti | ional part |
|                                                                           | 2 <sup>1</sup> + 1 × 2 <sup>0</sup><br>+ 1 × 2 <sup>-1</sup> | + 1 × 2        | 2 <sup>-2</sup> + 0 : |         | 1 × 2 <sup>-4</sup> |     | Fracti | ional part |

# Convert the decimal number 0.8 to a binary number

| Decimal       | Binary             |
|---------------|--------------------|
| 0.8           | 0.                 |
| 0.8 * 2 = 1.6 | 0.1                |
| 0.6 * 2 = 1.2 | 0.11               |
| 0.2 * 2 = 0.4 | 0.110              |
| 0.4 * 2 = 0.8 | 0.1100             |
| 0.8 * 2 = 1.6 | 0.11001            |
| Continue      | 0.1100110011001100 |

<sup>\*\*\*</sup> remember that the last decimal bit you include may need to be rounded up

The normalized binary representation has a single 1 before the point

Sign 
$$\pm 1.x \times 2^E$$
 Exponent is written in decimal for convenience

### IEEE Floating-Point Format: single-precision



value = 
$$(-1)^S \times (1. Fraction) \times 2^E$$

Exponent is in excess-127 representation. The Bias = 127.

EncodedExponent = ActualExponent + 127

#### Denormalized/subnormal Numbers

- Denormalized number: the exponent field is 0b0000\_0000
  - The actual exponent is always –126 for single precision numbers
  - · The hidden bit is 0

$$v = (-1)^{S} \times (0. Fraction) \times 2^{-126}$$

#### Example:

$$0.1 \times 2^{-126} = 1 \times 2^{-127}$$

 $0.00000000000000000001 \times 2^{-126} = 2^{-149}$ 

### Infinities and NaN

### Exponent field = 0b1111 1111 (255)

- If fraction = 000...0, ±Infinity
  - · Can be used in subsequent calculations, avoiding need for overflow check

0 1111 1111 000 0000 0000 0000 0000

- If fraction ≠ 000...0, Not-a-Number (NaN)
  - Indicates illegal or undefined result. Can be used in subsequent calculations.
    - e.g., 0.0 / 0.0

1 1111 1111 100 0000 0010 0100 0000

### IEEE Floating-Point Format: double precision



value =  $(-1)^S \times (1. Fraction) \times 2^{(EncodedExponent-Bias)}$ 

Exponent in single-precision: excess-127: Bias = 127. Exponent in double-precision: excess-1023: Bias = 1023

<sup>\*\*</sup> if exponent is n bits, bias is  $2^{(n-1)} - 1$ 

#### F and D Extensions in RISC-V

- F for float and D for double
  - · D is a superset. If D is supported, F is supported
- Separate FP register file (RF) consisting of 32 FP registers
  - In F, each register can hold a float
  - In D, each register can hold a float or a double

```
f0, f1, ... f30, f31
```

f0 is a regular register, not always 0!

- FP instructions operate only on FP registers
  - · Programs generally don't do integer ops on FP data, or vice versa
  - · More registers with minimal code-size impact
- FP load and store instructions
  - · w for SP and d for DP

```
flw, fsw, fld, fsd

# same memory addressing modes
# base address is an integer
flw f8, 0(sp) # single-precision
fsw f8, 4(sp)

fld f9, 8(s1) # double-precision
fsd f9, 16(s1)
```

#### **FP Arithmetic**

• Single-precision arithmetic

• Double-precision arithmetic

### FP Comparison and Branch

• Single- and double-precision comparison

```
f.eq.s, f.lt.s, f.le.s
f.eq.d, f.lt.d, c.le.d
```

- Result, 0 or 1, is saved in an integer destination register
  - · Use beq or bne to branch on comparison result

### Conversion between datatypes

• Many conversion instructions. Study the reference card

fcvt.s.w, fcvt.d.w, fcvt.d.s, ...

```
addi t0, x0, 5 # t0 = 5

fcvt.s.w ft0, t0 # word to single-precision
# ft0 now is a single-precision 5.0

fcvt.d.w ft1, t0 # word to double-precision
# ft1 now is a double-precision 5.0
```

#### Performance

\*\* don't overthink, try to think about logically

CPU Time = Cycles \* ( sec / cycle)

Performance = 
$$\frac{1}{\text{CPU Time}}$$

#### Comparing performance

"X is n time faster than Y"

$$n = \frac{\text{Performance}_x}{\text{Performance}_y} = \frac{\frac{1}{\text{ExecutionTime}_x}}{\frac{1}{\text{ExecutionTime}_y}} = \frac{\frac{1}{\text{ExecutionTime}_y}}{\frac{\text{ExecutionTime}_x}{\text{ExecutionTime}_x}}$$

"... than Y"

 $Speedup = \frac{CPU \ Time_{before\_enhancement}}{CPU \ Time_{after\_enhancement}}$ 

$$CPI = \frac{Clock Cycles}{Instruction Count}$$

\*\* best speedup you can achieve by optimizing a section of the code is if that section has an **infinite** speedup

$$T_{\rm improved} = \frac{T_{\rm affected}}{\rm improvement\ factor} + T_{\rm unaffected}$$

# Single Cycle Implementation



You should understand this figure fully

# Pipelined Implementation

- Speedup = number of stages in pipeline



Understand this figure fully

#### Hazards

#### Structural hazards:

- 2 or more parts of the processor are attempting to access the same resource at the same time
- E.X. Register File, the write back stage potentially writes back in the same cycle the decode stage decodes.
  - We deal with this by letting the WB stage write back in the first half of the clock cycle and letting the register file decode the instruction in the second half of the clock cycle
- There are **no structural hazards** (that introduce delay) present in our processor

#### Data hazards:

- A decoding instruction is trying to decode a register which is already in the pipeline (and not yet written back)



#### Data hazard solutions:



<sup>&</sup>quot;-" means repeat the same stage

IF ID - - EX MEM WB ==== IF ID ID ID EX MEM WB (First two IDs yield incorrect result)





### MEM/WB to MEM forwarding

- Loads that immediately followed by stores (memory-to-memory copies) can avoid a stall via forwarding
  - From the MEM/WB register to the data memory input
  - · MUX and forwarding logic are added in MEM stage



#### Load-Use Data Hazard

- · Cannot always avoid stalls by forwarding
  - · The value needed is not computed/loaded yet



SUB cannot get in Ex and use x1 in this cycle Wait in ID (not in EX!)

31

All control signals are set to 0

Hazards

| ID/EX.MemRead | I

#### Control Hazards:

- Caused when you are executing a branch instruction and the processor is not sure which instruction will come next
- Not covered in this exam