Architetture dei Sistemi di Elaborazione 02GOLOV

Computer Architectures 02LSEYG

Laboratory 0x02

Expected delivery of lab\_02.zip including:
- program 1.s

- lab\_02.pdf (fill and export this file to pdf)

### **Delivery date 23/10/2025**

All the previous steps for compiling the source code, simulating with gem5 and visualizing the pipeline have been collected into a workspace available at:

https://github.com/cad-polito-it/ase riscv gem5 sim

To create your simulation workspace, you can run the following git commands:

- For HTTPS clone:
  - ~/my gem5Dir\$ git clone https://github.com/cad-polito-it/ase riscv gem5 sim.git
- For SSH:

~/my gem5Dir\$ git clone git@github.com:cad-polito-it/ase riscv gem5 sim.git

If you wish to install on your machine the tools (without using the VM or LABINF's PCs) the repository contains information (and scripts) on installing the necessary tools out of the box (and generate a *setup default* file accordingly). See <u>README</u>

**IMPORTANT:** The repository contains three *setup default* files:

- setup default: an example of out of box installation and different tool paths.
- setup default.vm: tool paths used in the virtual machines.
- setup default.labinf: tool paths used in the LABINF machines.

Follow the HOWTO instructions available on the GitHub Repository for simulating a program. You simply run the following command:

~/ase riscv gem5 sim\$ ./simulate.sh

And select the program you want to simulate and see on the pipeline visualizer.

A useful list of RISC-V instructions can be found at:

https://msyksphinz-self.github.io/riscv-isadoc/# rv32i rv64i instructions

## - Exercise 1

The riscv\_in\_order\_hen\_patt.py (in the gem5 folder inside the workspace) file contains the pipeline configuration. Here you can modify the operation latency and the issue latency of integer and floating-point functional units (ALU, Multiplier, Divider).

You must configure the Gem5 simulator with the *Initial Configuration* as described below:

```
INTEGER_ALU_LATENCY = 1
INTEGER_MUL_LATENCY = 1
INTEGER_DIV_LATENCY = 1
FLOAT_ALU_LATENCY = 8
FLOAT_MUL_LATENCY = 24
FLOAT_DIV_LATENCY = 42
```

Write an assembly program (**program\_1.s**) for the *RISCV* architecture described before being able to implement the following high-level code:

```
for (i = 31; i >= 0; i--) {
    v4[i] = v1[i]*v1[i] - v2[i];
    v5[i] = v4[i]/v3[i] - v2[i];
    v6[i] = (v4[i]-v1[i])*v5[i];
}
```

Assume that the vectors v1[], v2[], and v3[] have been previously allocated in memory and contain 32 single-precision floating-point values; also assume that v3[] does not contain any '0'. Additionally, the vectors v4[], v5[], v6[] are empty vectors allocated in memory.

| Calculate t | he data men | norv footpr | int of vour | program:        |
|-------------|-------------|-------------|-------------|-----------------|
|             |             | 101) 1000p1 |             | P1 0 51 001111. |

| Data  | Number of bytes |  |  |
|-------|-----------------|--|--|
| V1    | 128 byte        |  |  |
| V2    | 128 byte        |  |  |
| V3    | 128 byte        |  |  |
| V4    | 128 byte        |  |  |
| V5    | 128 byte        |  |  |
| V6    | 128 byte        |  |  |
| Total | 768 byte        |  |  |

• Calculate the CPU performance equation (CPU time) of the above program by assuming a clock frequency of 15 MHz:

CPU time = 
$$\left(\sum_{i=1}^{n} \text{CPI}_{i} \times \text{IC}_{i}\right) \times \text{Clock cycle period}$$

By definition:

• CPI<sub>i</sub> is equal to the number of clock cycles required by the related functional unit to execute the instruction (EX stage);

- IC<sub>i</sub> is the number of times an instruction is repeated in the referenced source code.
- Recalculate the CPU performance equation assuming that you can triple the speed of just one unit at a time:
  - b) FP multiplier (MUL) unit latency:  $24 \rightarrow 8$  clock cycles
  - c) FP divider (DIV) unit latency:  $42 \rightarrow 14$  clock cycles

Table 1: Calculate the CPU time by hand

|             | Initial CPU time (a) | CPU time<br>(b - MUL speeded | CPU time (c – DIV speeded up) |
|-------------|----------------------|------------------------------|-------------------------------|
|             |                      | up)                          |                               |
| program_1.s | 2.684*10-4           | 2.002*10-4                   | 2.087*10-4                    |

• Using the simulator, calculate the CPU time again and fill in the following table:

Table 2: Collect the CPU time using the simulator

|             | Initial CPU | CPU time         | CPU time             |
|-------------|-------------|------------------|----------------------|
|             | time (a)    | (b – MUL speeded | (c – DIV speeded up) |
|             |             | up)              | -                    |
| program_1.s | 2.6*10-4    | 1.91*10-4        | 2*10-4               |

Are there any differences? If so, where and why? If not, please provide some comments in the box below:

Your answer: I tempi risultano inferiori nella simulazione perché il mio calcolo manuale non tiene conto dell'esecuzione "in parallelo" di istruzioni su diverse unità logiche, nel caso specifico operazioni su interi possono terminare prima ancora che la precedente operazione su float termini poiche' non condividono la stessa unita' di calcolo. Sommando semplicemente le durate ho quindi ottenuto una stima a rialzo.

# - Exercise 2

Using the Gem5 simulator, validate experimentally the Amdahl's law, defined as follows:

lows: 
$$speedup_{overall} = \frac{execution time_{old}}{execution time_{new}} = \frac{1}{(1 - fraction_{enhanced}) + \frac{fraction_{enhanced}}{speedup_{enhanced}}}$$

- a. Using the program developed before **program\_1.s**
- b. Modify the processor architectural parameters related (in riscv\_in\_order\_hen\_patt.py ) to multicycle instructions latency in the following way:

```
س ا ح
: 46 i
<u>sII:</u>
11t
کے لاح
سام
                          7.32=224
665
دکے نے
داس
                 = F-mal lat
61-01-C
                                         32. (p-mil-12++ p-2/1-12+)+32.2
                  = F-2/n-12t
599
5299-2
620
دغ:۱ رح
                  でしい6-9 =
                                         32. (p_3iu_lz++ p_2lu_lz+)+32.2
                  = F_2ln_(2)
f snb-s
C 50 5 5
                                         32. (f-m) - 12++ f-2/1-12+)+32.2
                  = F-mal, lat
zwal_s
665
رءی
99;
                                    € 4.32=128
5/1
b17
                  - 2
l:
                                   3
 |\cdot|
C(21)
CPUE = 379 + 32. (2. f-mal-let + 3. f-alu-let + f-div-let). 15.106
(1) 379 + 32 \cdot (2 \cdot 24 + 3 \cdot 8 + 42) \cdot 1 = 4027 \cdot 1 = 2.684 \cdot 10^{4}

(2) 379 + 32 \cdot (2 \cdot 8 + 3 \cdot 8 + 42) \cdot 1 = 3003 \cdot 1 = 2.002 \cdot 10^{4}

(3) 379 + 32 \cdot (2 \cdot 24 + 3 \cdot 2 + 14) \cdot 1 = 3131 \cdot 1 = 2.007 \cdot 10^{4}
```

### **Configuration 1:**

```
INTEGER_ALU_LATENCY = 1
INTEGER_MUL_LATENCY = 1
INTEGER_DIV_LATENCY = 1
FLOAT_ALU_LATENCY = 6
FLOAT_MUL_LATENCY = 20
FLOAT_DIV_LATENCY = 38
```

#### **Configuration 2:**

```
INTEGER_ALU_LATENCY = 1
INTEGER_MUL_LATENCY = 1
INTEGER_DIV_LATENCY = 1
FLOAT_ALU_LATENCY = 4
FLOAT_MUL_LATENCY = 16
FLOAT_DIV_LATENCY = 30
```

#### Configuration 3:

```
INTEGER_ALU_LATENCY = 1
INTEGER_MUL_LATENCY = 1
INTEGER_DIV_LATENCY = 1
FLOAT_ALU_LATENCY = 2
FLOAT_MUL_LATENCY = 4
FLOAT_DIV_LATENCY = 8
```

Compute both manually (using the Amdahl's Law) and with the simulator the speed-up for any one of the previous processor configurations. Compare the obtained results and complete the following table.

Table 5: program 1.s speed-up computed by hand and by simulation

| Proc. Config.  | Initial config. | Config. 1      | Config. 2      | Config. 3    |
|----------------|-----------------|----------------|----------------|--------------|
|                | [c.c.]          | [c.c.]         | [c.c.]         | [c.c.]       |
| Speed-up comp. |                 |                |                |              |
| By hand        | 4027 cc         | 3451 cc 16.69% | 2747 cc 46,59% | 1083 cc 271% |
| By simulation  | 3903 сс         | 3391 cc 15.09% | 2751 cc 41,87% | 1247 cc 212% |