

For this lecture, material from Lebanese International University has been used

Mohamad Attieh, Ali Ibrahim, and Adnan Harb Contact: adnan.harb@liu.edu.lb

## Cadence® Digital Realization of the RTL-to-GDSII Flow





#### **Lecture Outline**

This lecture is organized as follows:

Part A: Includes a general explanation of the synthesis theory

Part B: Introduces the design rule constraints

Part C: Provides some tips on script preparation before the synthesis

Part D: Explains the synthesis steps using Genus tool

Part E: Presents the Design for Testability Process





Part A: The Synthesis Theory

# The Synthesis Theory <a href="Definition:">Definition:</a>

Logic Synthesis is the process of transforming Hardware Description Language (HDL) code into a logic circuit based on:

- 1. a standard-cell library
- user-specified optimization/timing constraints.



### The Synthesis Theory

The Synthesis process consists of three main stages which are:



Translation is the first step of the logical synthesis where the RTL is converted to a general library netlist. During translation, the following operations are performed:

- HDL syntax checking
- 2. Optimizes HDL
- 3. Conversion of HDL into functional Boolean equivalent
- 4. Mapping of the arithmetic, sequential, and combinational function





# **MAPPING**

During mapping, the tool maps the generic Boolean netlist generated from the translation step, into the available gates in the standard cell library. The Boolean functions are mapped into technology-specific primitive functions.

## **OPTIMIZATION**

In the optimization step, the mapping are modified in order to meet specific design goals such as speed, area, and power consumption



#### The Digital Design Flow





#### The RTL Synthesis Flow



### **Logic Synthesis Environment**

The following must be provided to synthesis tools:

- Design environment
- Design constraints
- Gate-level netlist
- Technology library





#### **Design Environment**

#### Specify those directly influence

• design synthesis and optimization results

#### External operating conditions (PVT) include

- manufacturing process
  - worst case: setup-time violations
  - best case: hold-time violations
- operating conditions: voltage and temperature

#### I/O port attributes contain

- drive strength of input port
- capacitive loading of output port
- design rule constraints: fanin, fanout

Statistical wire-load model provides a wire-load model for processing the pre-layout static timing analysis.



#### **Design Constraints**

clock signal specification

- period, duty cycle
- transition time, skew

#### Delay specifications

- input delay, output delay
- maximum, minimum delay for combinational circuits

#### Timing exception

- false path: instruct the synthesis to ignore a particular path for timing optimization
- multicycle path: inform the synthesis tool regarding the number of clock cycles that a particular path requires to reach its endpoint

Path grouping: bundle together critical paths in calculating a cost function



#### The Architecture of Logic Synthesis Tools





#### **Logic Synthesis Tools: Front end**

#### Parsing phase

- checks the syntax of the source code
- creates internal components

#### **Elaboration phase** (to construct a complete description of the input circuit)

- connects the internal components
- unrolls loops
- expands generate-loops
- sets up parameters passing for tasks and functions
- and so on



#### Logic Synthesis Tools: Back end

Analysis/translation prepares for technology-independent logic synthesis.

- managing the design hierarchy
- extracting finite-state machine (FSM)
- exploring resource sharing and so on.

Logic optimization creates a new gate network that computes the functions specified by a set of Boolean functions, one per primary output.

Netlist generation generates a gate-level netlist.



#### **Logic Optimization**

Major concerns when synthesizing a logic gate network:

- <u>functional metric:</u> such as fan-in, fan-out, and others.
- <u>non-functional metrics</u>: such as area, power, and delay.

Two phases of logic synthesis:

- technology-independent logic optimization
- technology-dependent logic optimization

The process of translating from a technology-independent to a technology-dependent gate network is called **library binding.** 



Technology-independent logic synthesis

- Simplification rewrites a single function in the network to the literals of that network.
- Restructuring the network creates new function nodes that can be used as common factors and collapses sections of the network into a single node.
- Restructuring delay changes the factorization of a subnetwork to reduce the number of function nodes through which delay-critical signal must pass.



An example of simplification could be by expressing the network with newly created functions and variables.

For example:

$$S = xyz + ab$$
 and  $T = xyz + ac$ 

the new function is denoted by F = xyz therefore:

$$S = F + ab$$

$$T = F + ac$$



An example of the restructuring the network is when the divisor of the logical function is replaced by a new literal.

#### For example:

$$S = xyz + xyw$$

let 
$$u = xy$$
 and  $v = z + w$ 

then we will have:

$$S = uv + ab$$



An example of the restructuring delay is by factorization which take place following three different steps: 1) generating the common factors, 2) selecting the factors to be substituted in the network, and then 3) reconstructing the network with the new factors.

For example:

$$S = xyz + xyw + ab$$

Can be factorized into:

$$S = xy(z+w) + ab$$



#### **Technology Mapping**

#### A two-step approach

- The network is decomposed into nodes with no nodes more than k inputs, where k is determined by the fan-in of each LUT.
- The number of nodes is reduced by combining some of them taking into account the special features of LUTs.





This task involves selecting the most cost-effective combination of primitive logic elements from a given library to cover a Boolean network.

The optimization process aims to minimize both the area and delay of the system.



#### **Summary on the Synthesis-Tool Tasks**

Synthesis tools at least perform the following critical tasks:

- Detect and eliminate redundant logic
- Detect combinational feedback loops
- Exploit don't-care conditions
- Detect unused states
- Detect and collapse equivalent states
- Make state assignments
- Synthesize optimal, multilevel logic subject to constraints.



#### The Physical Synthesis Flow





## Importance of Physical Synthesis

These same challenges ripple back from block-level synthesis to "unit-level" synthesis environments run by individual logic designers, often resulting in almost no correlation between what an RTL designer sees at the unit level and what the physical design team sees in P&R.



## Importance of Physical Synthesis

As correlation from P&R to unit-level synthesis degrades, more and more iterations are required between unit-level synthesis, block-level synthesis, and P&R, adding yet more pressure to achieve a fast turnaround time of each of these tasks by keeping block sizes small. A new generation of synthesis tool is needed to close this SoC "design productivity gap" one that is:

Cadence has developed a next-generation logical and physical synthesis tool, the GenusTM Synthesis Solution, that is architected from the ground up to comprehensively address the design productivity gap.



## Physical Design using Genus™ Synthesis tool

The solution can scale its capacity to well beyond 10 million instances flat. It also delivers tight timing and wire length correlation to within 5% of the place and route.



#### **Physical Synthesis Flows**

Modern synthesis tools like Genus offer three physical-related flows. They provide increasing accuracy in predicting the wire lengths.

The simple PLE flow uses technology information and cell areas from the LEF libraries instead of from the synthesis technology libraries. The PLE flow uses parasitic resistance and capacitance values from the LEF libraries or the capacitance tables (if available) when estimating the wire lengths.



#### **Physical Synthesis Flows**

The Genus-Physical flow uses in addition a complete placement and considers congestion and legal placement as a cost function during the RTL-to-gates phase, to create a better netlist. This flow requires access to the Innovus Place & Route tool



## **Physical Information Files**





Part B: Design Rule Constraints

#### **Constraint Definition**

Performs logic and gate-level synthesis and optimization on the design.

Optimization is controlled by user-specified constraints:

Obtain the smallest possible circuit

Fastest design

Any other design requirement

The constraints describe:

Goals for the optimization process

Force specified outputs to meet timing requirements

Value for components area and speed used during synthesis and optimization are obtained from manufacturer libraries.

## **Major Design Rule Constraints**





## **Major Design Optimization Constraints**





#### Power vs Area

#### **Power**

- Power optimization is not enabled by default.
- Optimizes power constraints for leakage power and dynamic power set by the attributes
- max\_leakage\_power & max\_dynamic\_power.

#### <u>Area</u>

- smallest design that satisfies the timing constraint by default
- set max area
- logic in the non-critical paths is automatically downsized to save area







Part C: Before your Start – Prepare your Script

# **Scripting**

Scripting is the most efficient way of automating the tasks that are performed with any tool.

To support scripting at both a basic and advanced level, Genus uses the standard scripting language, Tool Control Language (TCL).

In most cases, a Genus script consists of a series of Genus commands listed in a file, in the same format that is used interactively.



#### **Script Example**



```
#Power root attributes
set_db lp_power_analysis_effort high
set_db lp_power_unit mW
set_db power_optimization_effort medium
set db leakage power effort low
# Library setup
set_db library {
../pdk/xh018/diglibs/D CELLS JIHD/v4 1/liberty LPMOS/v4 1 1/PVT 1 80V range/D CELLS JIHD LPMOS slo
w 1 62V 125C.lib \
 ./pdk/xh018/diglibs/IO CELLS F3V/v2 1/liberty UPF LPMOS/v2 1 0/PVT 1 80V 3 30V range/IO CELLS F3V
LPMOS_UPF_slow_1_62V_3_00V_125C.lib }
 set db lef library { ../pdk/xh018/cadence/v8 0/techLEF/v8 0 1 1/xh018 xx51 HD MET5 METMID.lef \
          ../pdk/xh018/diglibs/D_CELLS_JIHD/v4_1/LEF/v4_1_1/xh018_D_CELLS_JIHD.lef \
./pdk/xh018/diglibs/D CELLS JIHD/v4 1/LEF/v4 1 1/xh018 xx51 MET5 METMID D CELLS JIHD mprobe.lef\
./pdk/xh018/diglibs/IO CELLS F3V/v2 1/LEF/v2 1 1/xh018 xx51 MET5 METMID IO CELLS F3V.lef\
 ./pdk/xh018/spram/XSPRAMLP_128X16_M8P/v4_0_2/xh018_1151_LPMOS_MET5_METMID/LEF/XSPRAMLP_12
8X16_M8P.lef }
set_db cap_table_file { ../pdk/xh018/cadence/v8_0/capTbl/v8_0_1/xh018_xx51_MET5_METMID_typ.capTbl }
```



# **Strategy For The Script**

- Path and information
- General Attribute
- Power Attribute
- Library attribute
- Clock



## **Information and Path Setup**

- First, give the location for the code as the above figure set db init hdl search <destination>
- Then search for the library path set\_db lib\_search\_path <destination>

```
# Info and path setup
if {[file exists /proc/cpuinfo]} {
    sh grep "model name" /proc/cpuinfo
    sh grep "cpu MHz" /proc/cpuinfo
puts "Hostname : [info hostname]"
set DESIGN "clock divider"
set DATE [clock format [clock seconds] -format "%b%d-%T"]
set OUTPUTS PATH ./results
set REPORTS PATH ./reports
set db init hdl search path ../rtl/
set db lib search path ../pdk/
```



#### **General Attribute**

```
# General Attributes
#-----
set_db information_level 9
|set_db lp_insert_clock_gating true
set_db hdl_language vhdl
set_db hdl_vhdl_read_version 1993
```

Define how detailed information you want to see in the terminal or

log files (normally you may have enough information by 5 to 7):

set\_db information\_level 9

Controls whether to generate clock-gating logic by using basic libcells if no usable integrated clock-gating cells are available in the library

set\_db lp\_insert\_clock\_gating true





#### **General Attribute**

Specifies the VHDL version to be used when reading VHDL designs set\_db hdl\_vhdl\_read\_version 1993

If your design consists of just one type of HDL file in "Configuring the Environment – native parameters", set your flow default hdl language:

(hdl\_language {v2001 | v1995 | vhdl | sv} Default: v2001)

set\_db hdl\_language vhdl



#### **Power Attributes**

Specify attributes for the power optimization

```
#Power root attributes

#-----
set_db lp_power_analysis_effort high
set_db lp_power_unit mW
set_db power_optimization_effort medium
set_db leakage_power_effort low
```



## **Library Setup**

Define the attributes which specify the various libraries and LEFs for following

the flow in the design:

Notice that these libraries are to be used as the specific target library from the technology to which you decide to map

- set\_db library { ../LIB/lib1.lib \ ../LIB/lib2.lib} /

Specify the cap tables:

set db cap table file capfile



cādence°

# **Setting Effort Levels Prior to Synthesis**



You can change the default effort levels for synthesis by using attributes.

| Generic Synthesis (syn_generic command) effort level                          | <pre>set_db syn_generic_effort <low medium high express></low medium high express></pre>   |
|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|
| The optimization effort for the mapping stage (syn_map command)               | <pre>set_db syn_map_effort <low medium high express></low medium high express></pre>       |
| The optimization effort to use for incremental optimization (syn_opt command) | <pre>set_db syn_global_effort <none express="" high="" low="" medium=""  =""></none></pre> |
| To specify the global effort for all synthesis commands, use                  | <pre>set_db syn_global_effort <none express="" high="" low="" medium=""  =""></none></pre> |

- Default effort is:
  - Medium for generic.
  - High for mapping and optimization.
  - None for global.
- Use the option *express* to enable express flow for both logical and physical synthesis.
- The express flow enables early feasibility analysis with much faster runtimes and reasonable quality of results.



# **Timing Constraints**

To accurately set up timing constraints, you need to specify the following:

- 1. Clock
- 2. I/O Timing requirements
- 3. Combinational path delay requirements
- 4. Timing exceptions

Clocks: To define a clock command is used, **and the create\_generated\_clock** is used command is used to define an internally generated clock. A few specifications of the clock include clock source, clock period, duty cycle, clock name, etc.



## **Building a Clock**

Create a clock and divide by 2 generated clock example is given bellow

```
create_clock -name SYSCLK_NAME -period 2 -waveform {0 1}
{get_ports SYSCLK}
```

create\_generated\_clock -name DIVIDE -source {get\_ports SYSCLK}
divide\_by 2 {get\_pinsFF1/Q}





#### **Clock commands**

Specify clock signal





Part D: Synthesize Your Design using Genus tool

# Inputs and Outputs of Genus Synthesis Solution

| Inputs                                                       | Outputs                     |
|--------------------------------------------------------------|-----------------------------|
| RTL: Verilog, VHDL, directives, pragmas, SystemVerilog       | Optimized netlist           |
| Constraints: .sdc                                            | LEC dofile                  |
| Library: .lib or .ldb                                        | ATPG, ScanDEF, and others   |
| Power Intent: CPF, UPF/IEEE 1801 (Optional)                  | Constraints: .sdc           |
| Physical: Captable, QRC Technology file, LEF, DEF (Optional) | Physical design input files |



## **Genus Synthesis Flow**



Modify
Optimization
Directives





Part E: Design for Testability

#### What Is DFT?



Design for Test (DFT) techniques provide measures to comprehensively test the manufactured device for quality and coverage.

"Source: Cadence Customer Training Course RTLtoGDSII, Version: 5.0"

#### Design for Testability (DFT) makes it possible to:

- Assure the detection of all faults in a circuit.
- Reduce the cost and time associated with test development.
- Reduce the execution time of performing a test on fabricated chips.

#### Different faults in DFT:

- Stuck-At faults
- Transition faults
- Stuck open and Shorts
- Bridging faults

# **Design with Test Circuit**



## RTL Top-Down DFT Flow



## **Modus Test Disciplines**



#### Correct-by-design test structures using Genus<sup>™</sup>:

- Verify (and optionally enforce) compliance with test design rules.
- Full range of tests for all types of digital testing.
- Diagnostics for fault isolation, failure analysis, and process monitoring.

#### **Modus Test ATPG Flow**





# cadence

© Cadence Design Systems, Inc. All rights reserved worldwide. Cadence, the Cadence Design Systems, Inc. Accellera and System are trademarks of Accellera Systems Initiative Inc. All Arm products are registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. All MIPI specifications are registered trademarks or trademarks or service marks owned by MIPI Alliance. All PCI-SIG specifications are registered trademarks or trademarks are the property of their respective owners.