# Scan-Chain Analysis and Tempus Tcl Command Document

#### 1. Define the Clock

create\_clock -name clk -period 5 [get\_ports clk]

#### 2. Scan Chains in the Netlist

# (i) How many scan chains?

There are two primary scan chains:

• Chain 1: from f32\_data\_reg\_0\_ to f32\_data\_reg\_10\_ (scan out: test\_so1).

٠.,

# For Chain 1 scan input from port to first flip-flop

report\_timing -from i\_agg\_su\_count\_a[31] -to f32\_data\_reg\_0\_

# For Chain 1 scan output from the last flip-flop to the output port

report\_timing -to test\_so1 -unconstrained

...

Chain 2: from f32\_data\_reg\_11\_ through many cells (ending at o\_spare\_config\_reg\_31\_) with additional intermediate "isolation" taps (scan\_iso\_or, scan\_iso\_or1, ..., scan\_iso\_or9).
In total, Chain2 provides ten additional tap outputs.

٠,,

# For Chain 2 scan input

report\_timing -from test\_si1

## # For Chain 2 final scan output

report\_timing -to o\_spare\_config[31] -unconstrained

## # Isolation tapouts reports

report\_timing -to scan\_iso\_or -unconstrained report\_timing -to scan\_iso\_or1 -unconstrained report\_timing -to scan\_iso\_or2 -unconstrained report\_timing -to scan\_iso\_or3 -unconstrained report\_timing -to scan\_iso\_or4 -unconstrained report\_timing -to scan\_iso\_or5 -unconstrained report\_timing -to scan\_iso\_or5 -unconstrained report\_timing -to scan\_iso\_or6 -unconstrained report\_timing -to scan\_iso\_or7 -unconstrained report\_timing -to scan\_iso\_or8 -unconstrained report\_timing -to scan\_iso\_or8 -unconstrained report\_timing -to scan\_iso\_or9 -unconstrained ...

# (ii) List of scan chain input ports:

I\_agg\_su\_count\_a[31]

### test\_si1

- For Chain1: The scan data is shifted in from the bit i\_agg\_su\_count\_a[31].
- For Chain2: The scan input is determined by a multiplexer that selects between **f32\_data\_reg\_12\_.Q**, **test\_si1**, using select line **raw\_scan\_en**.

## (iii) List of scan chain output ports:

#### test\_so1

# o\_spare\_config[31]

- Chain1's serial output is test\_so1.
- Chain2's final output is o\_spare\_config[31].
- Additionally, the chain is tapped at intermediate points to provide outputs: scan\_iso\_or, scan\_iso\_or1, scan\_iso\_or2, scan\_iso\_or3, scan\_iso\_or4, scan\_iso\_or5, scan\_iso\_or6, scan\_iso\_or7, scan\_iso\_or8, and scan\_iso\_or9.

#### 3. Reset Path (for a flip-flop with reset)

#### (iv) Trace the reset pin:

Take for example the flip-flop instance **f32\_mux\_1\_data\_reg\_29\_**. Its reset pin (RN) is driven by a network that originates from the primary reset input **i\_reset\_**. In the netlist, i\_reset\_ is buffered and inverted (using BUFX8, INVX2, and INVX4 cells) ,which then drive the RN pin of scan-enabled flip-flop.

During scan mode, i\_reset\_ is held inactive (logic high for an active-low reset) so that the reset does not clear the scan chain.

#### Commands

• • • •

...

report\_timing -from i\_reset\_ -to f32\_mux\_1\_data\_reg\_29\_/RN

Path:

| Instance                      | Arc                                    | Cell  | Delay | Arrival<br>Time         | Required<br>Time        |
|-------------------------------|----------------------------------------|-------|-------|-------------------------|-------------------------|
| -<br>U13<br>U14               | i_reset_ ^<br>A ^ -> Y v<br>A v -> Y ^ | INVX4 | 0.049 | 0.000<br>0.049<br>0.125 | 4.750<br>4.800<br>4.876 |
| U17<br>f32_mux_1_data_reg_29_ | A ^ -> Y ^                             |       |       | 0.294<br>0.294          | 5.045<br>5.045          |