# PHYSICAL DESIGN IMPLEMENTATION OF SPI (SERIAL PERIPHERAL INTERFACE) USING QFLOW

STUDENT NAME: JAGRUTHI KARAMALA

BATCH NAME: B2B PDI 01

**REGISTRATION NUMBER: 22BEC7269** 

**UNIVERSITY NAME: VIT AP UNIVERSITY** 

**COURSE VENDOR: MAVEN SILICON** 

TOOL USED: QFLOW

EMAIL ID: jagruthi.22bec7269@vitapstudent.ac.in

# INTRODUCTION

The demand for open-source digital design tools has grown rapidly in recent years. Among these tools, Qflow has emerged as a reliable and efficient digital synthesis and layout flow for implementing digital circuits using standard cells. This project focuses on the Physical Design Implementation of a Serial Peripheral Interface (SPI) using the Qflow toolchain, targeting the osu018 open-source standard cell library.

THE GOAL OF THIS PROJECT IS TO TAKE A VERILOG RTL DESCRIPTION OF AN SPI MASTER MODULE AND CONVERT IT ALL THE WAY INTO A MANUFACTURABLE GDSII LAYOUT USING QFLOW. THIS JOURNEY FROM RTL TO GDS INVOLVES MULTIPLE CRITICAL STAGES INCLUDING SYNTHESIS, PLACEMENT, ROUTING, DRC (DESIGN RULE CHECK), LVS (LAYOUT VS SCHEMATIC), AND FINAL GDS GENERATION.

In the semiconductor industry, the physical design flow forms the backbone of backend VLSI design. It ensures that the logical design is transformed into a layout that meets all timing, area, power, and manufacturing constraints. By using Qflow, an open-source digital backend flow, this project not only simulates a real-world ASIC design process but also highlights the feasibility of using open-source tools for academic and prototyping purposes.

THIS REPORT DETAILS EACH STEP OF THE IMPLEMENTATION PROCESS INCLUDING:

- OVERVIEW OF SPI PROTOCOL AND ITS SIGNIFICANCE
- VERILOG-BASED RTL CODING
- TOOL SETUP AND INVOCATION
- SYNTHESIS OF RTL TO GATE-LEVEL NETLIST
- CELL PLACEMENT AND WIRE ROUTING
- STATIC TIMING ANALYSIS (STA)
- Design Rule Checking (DRC)
- LAYOUT VS. SCHEMATIC COMPARISON (LVS)
- EXPORT OF FINAL GDSII FILE FOR FABRICATION

# SERIAL PERIPHERAL INTERFACE (SPI)

THE SERIAL PERIPHERAL INTERFACE (SPI) IS A SYNCHRONOUS SERIAL COMMUNICATION PROTOCOL DEVELOPED BY MOTOROLA. IT IS WIDELY USED IN EMBEDDED SYSTEMS TO PROVIDE HIGH-SPEED COMMUNICATION BETWEEN MICROCONTROLLERS AND PERIPHERAL DEVICES SUCH AS SENSORS, MEMORY CHIPS, ADCS, AND DACS.

SPI OPERATES IN A MASTER-SLAVE CONFIGURATION. ONLY ONE MASTER IS ALLOWED IN THE BUS SYSTEM, BUT MULTIPLE SLAVES CAN BE CONNECTED. COMMUNICATION IS FULL-DUPLEX, MEANING DATA CAN BE TRANSMITTED AND RECEIVED SIMULTANEOUSLY. SPI USES FOUR PRIMARY SIGNALS:

- MOSI (MASTER OUT SLAVE IN): LINE FOR DATA SENT FROM MASTER TO SLAVE.
- MISO (MASTER IN SLAVE OUT): LINE FOR DATA SENT FROM SLAVE TO MASTER.
- SCLK (SERIAL CLOCK): CLOCK SIGNAL GENERATED BY THE MASTER TO SYNCHRONIZE COMMUNICATION.
- SS OR CS (SLAVE SELECT / CHIP SELECT): ACTIVE-LOW SIGNAL TO SELECT A SPECIFIC SLAVE DEVICE.

ONLY THE SLAVE WHOSE SS LINE IS PULLED LOW WILL RESPOND TO THE MASTER. OTHER SLAVES REMAIN INACTIVE.

## **SPI** Modes

SPI HAS FOUR MODES OF OPERATION BASED ON TWO CLOCK PARAMETERS:

- CPOL (CLOCK POLARITY): DETERMINES THE IDLE STATE OF THE CLOCK.
- CPHA (CLOCK PHASE): DETERMINES THE CLOCK EDGE (RISING/FALLING) ON WHICH DATA IS CAPTURED.
- SPI TIMING

#### IN SPI MODE 0:

- DATA IS STABLE ON THE RISING EDGE OF SCLK.
- DATA MUST BE SET UP BEFORE THE RISING EDGE.
- TRANSMISSION BEGINS WHEN THE SS SIGNAL GOES LOW.

EACH TRANSMISSION CONSISTS OF 8 BITS (1 BYTE) OR MORE DEPENDING ON THE IMPLEMENTATION. TYPICALLY, A SHIFT REGISTER IS USED TO SHIFT BITS OUT (MOSI) OR IN (MISO) ONE BIT AT A TIME WITH EACH CLOCK CYCLE.

# **TIMING DIAGRAM**



## INVOKE THE TOOL

FROM THE PROJECT DIRECTORY (THAT IS, "CD" TO THE PROJECT DIRECTORY), RUN: QFLOW GUI

USER@JAGRUTHI:~/QFLOW\_SPI\$ QFLOW GUI

AT THE TOP IS THE "PROJECT" NAME, WHICH SHOWS THE WORKING DIRECTORY INCLUDES THE PROJECT

FILES. THE WORKING DIRECTORY NAME IS CONSIDERED THE NAME OF THE PROJECT. THE FULL PATH

TO THE DIRECTORY IS SHOWN TO THE RIGHT OF THE BUTTON.

"CHECKLIST" AND "SETTINGS" ARE TWO SECTIONS PLACED ON THE LEFT AND RIGHT SIDE UNDER THE PROJECT. THE CHECKLIST IS A LIST OF STEPS PROCEEDING THROUGH THE SYNTHESIS FLOW, STARTING FROM PREPARING THE WORKSPACE ALL THE WAY TO GENERATING A GDS OUTPUT FILE AND CLEANING UP UNNEEDED WORKING FILES.

BESIDE EACH STEP IN THE CHECKLIST, THREE BUTTONS ARE PRESENT. THE LEFTMOST BUTTON SHOWS

THE STATUS OF THE STEP, FROM "(NOT DONE)" TO "OKAY" TO "FAIL", DEPENDING ON WHETHER OR

NOT THE STEP HAS BEEN COMPLETED, OR SHOWING THE RESULT OF THE STEP. CLICKING ON THIS BUTTON

GIVES FURTHER DETAILS BY DISPLAYING THE LOG FILE FOR THAT STEP, WHICH IS MOSTLY USEFUL ONLY

IF THE STEP FAILED.

THE MIDDLE BUTTON IS THE EXECUTION BUTTON AND EITHER SAYS "RUN" TO RUN THE SYNTHESIS
FLOW STEP, OR "STOP" IF THE STEP IS RUNNING. THE ITEM THAT IS NEXT TO RUN IN THE FLOW WILL
HAVE "RUN" IN BOLDFACE. THOSE STEPS AHEAD WHICH CANNOT BE RUN UNTIL OTHER STEPS HAVE
RUN FIRST WILL BE DISABLED (GRAYED OUT). STEPS WHICH HAVE ALREADY BEEN RUN DISPLAY "RUN"
IN NORMAL TYPE. IT IS ALWAYS POSSIBLE TO GO BACK AND RE-RUN A STEP THAT HAS BEEN RUN
PREVIOUSLY. THE BUTTON ON THE RIGHT IS THE "SETTINGS" BUTTON. THIS CONTROLS WHAT IS
DISPLAYED IN THE SETTINGS WINDOW ON THE RIGHT, WHICH IS DIFFERENT FOR EACH STEP. NORMALLY,
THE DISPLAY IN THE SETTINGS WINDOW CORRESPONDS TO THE NEXT STEP IN THE FLOW TO RUN.
HOWEVER, BY CLICKING ON THE BUTTON, YOU CAN REVIEW THE SETTINGS FOR ANY STEP OF THE

HE SETTINGS WINDOW IS, AS MENTIONED ABOVE, DIFFERENT FOR EACH STEP. EACH WINDOW SHOWS THE SETTINGS THAT THE USER CAN CONTROL FOR THAT STEP. SETTINGS CAN BE CHANGED AT ANY TIME, ALTHOUGH SETTINGS CHANGED FOR A STEP AFTER THE STEP HAS BEEN RUN WILL NOT APPLY UNTIL

PROCESS.

THAT STEP IS RUN AGAIN.

## **TOOL AND SETUP ENVIRONMENT**

BEFORE STARTING THE FLOW, ENSURE THE FOLLOWING TOOLS ARE INSTALLED:

- QFLOW
- Yosys (for synthesis)
- GRAYWOLF (FOR PLACEMENT)
- QROUTER (FOR ROUTING)
- MAGIC (FOR DRC/LVS AND LAYOUT VIEWING)
- NETGEN (FOR LVS)

## **INSTALL USING:**

SUDO APT-GET INSTALL QFLOW YOSYS GRAYWOLF QROUTER MAGIC NETGEN

ALSO, SET UP YOUR .BASHRC OR .ZSHRC FILE WITH PATHS TO QFLOW TOOLS FOR SMOOTH INVOCATION.





# **SYNTHESIS**

SYNTHESIS IS THE PROCESS OF TRANSFORMING HIGH-LEVEL DIGITAL DESIGNS WRITTEN IN A HARDWARE DESCRIPTION LANGUAGE (HDL), SUCH AS VERILOG, INTO A GATE-LEVEL NETLIST COMPOSED OF STANDARD CELLS FROM A TECHNOLOGY LIBRARY. THIS IS THE FIRST MAJOR STEP IN THE PHYSICAL DESIGN FLOW AND ACTS AS THE BRIDGE BETWEEN FRONT-END DESIGN AND BACK-END LAYOUT.

THE GOAL OF SYNTHESIS IS TO:

- TRANSLATE BEHAVIORAL RTL CODE INTO LOGIC GATES.
- OPTIMIZE THE DESIGN FOR AREA, TIMING, AND POWER.
- MAP THE DESIGN TO ACTUAL STANDARD CELLS FROM A TECHNOLOGY LIBRARY.

In QFLOW, YOSYS IS USED FOR RTL SYNTHESIS. THIS CONVERTS THE VERILOG CODE INTO A GATE-LEVEL NETLIST USING STANDARD CELLS (OSU035 OR OSU018 LIBRARY). KEY STEPS:

- RTL PARSING
- OPTIMIZATION
- TECHNOLOGY MAPPING

THE OUTPUT IS A SYNTHESIZED .BLIF FILE AND .V GATE-LEVEL NETLIST. THIS STEP ALSO CHECKS FOR SYNTAX CORRECTNESS AND TIMING CONSTRAINTS USING .SDC FILE (IF PROVIDED).





# Gate counts by drive strength:

| "" ga  | tes  | In: | 253  | Out: | 253  | +0 |
|--------|------|-----|------|------|------|----|
| "1" g  | ates | In: | 2251 | Out: | 2251 | +0 |
| "2" ga | ates | In: | 284  | Out: | 284  | +0 |
| "4" g  | ates | In: | 289  | Out: | 289  | +0 |
| "8" g  | ates | In: | 26   | Out: | 26   | +0 |

Number of gates changed: 0 gates resized: 0

=== spi\_top ===

| Number of   | wires:            | 2188 |
|-------------|-------------------|------|
| Number of   | wire bits:        | 2806 |
| Number of   | public wires:     | 2188 |
| Number of   | public wire bits: | 2806 |
| Number of   | memories:         | Θ    |
| Number of 1 | memory bits:      | Θ    |
| Number of   |                   | Θ    |
| Number of   | cells:            | 2746 |
| AND2X2      |                   | 29   |
| A0I21X1     |                   | 224  |
| A0I22X1     |                   | 90   |
| BUFX2       |                   | 69   |
| DFFSR       |                   | 253  |
| INVX1       |                   | 356  |
| MUX2X1      |                   | 48   |
| NAND2X1     |                   | 262  |
| NAND3X1     |                   | 276  |
| NOR2X1      |                   | 263  |
| NOR3X1      |                   | 9    |
| 0AI21X1     |                   | 711  |
| OAI22X1     |                   | 123  |
| 0R2X2       |                   | 13   |
| XNOR2X1     |                   | 14   |
| X0R2X1      |                   | 6    |
| II .        |                   |      |

# **PLACEMENT**

PLACEMENT IS A CRITICAL STEP IN THE PHYSICAL DESIGN FLOW WHERE THE SYNTHESIZED LOGIC GATES (STANDARD CELLS) ARE ASSIGNED FIXED LOCATIONS ON THE CHIP FLOORPLAN. THE GOAL IS TO PLACE THESE CELLS IN SUCH A WAY THAT THEY MINIMIZE WIRELENGTH, REDUCE DELAY, AND AVOID OVERLAP, WHILE SATISFYING ROUTING AND TIMING CONSTRAINTS.

In Qflow, Graywolf is the tool used to perform automated standard-cell placement.

After synthesis using Yosys, Graywolf arranges the logic gates spatially based on their connectivity described in the netlist.

#### **OBJECTIVES OF PLACEMENT**

- ASSIGN PHYSICAL COORDINATES TO EACH STANDARD CELL.
- MINIMIZE TOTAL WIRELENGTH TO REDUCE SIGNAL DELAY AND CONGESTION.
- AVOID CELL OVERLAPS TO ENSURE SUCCESSFUL ROUTING.
- PREPARE A LAYOUT THAT CONFORMS TO THE CHIP'S AREA AND ASPECT RATIO
   CONSTRAINTS.

## INPUTS TO PLACEMENT

THE PLACEMENT TOOL IN QFLOW REQUIRES THE FOLLOWING INPUTS:

- GATE-LEVEL NETLIST (.BLIF OR .V) GENERATED DURING SYNTHESIS.
- LEF FILE: CONTAINS ABSTRACT LAYOUT DETAILS OF STANDARD CELLS (CELL HEIGHT, PIN LOCATIONS, OBSTRUCTION).
- Cell library: osu035 or osu018 with standard cell definitions.
- FLOORPLAN CONSTRAINTS: DEFINED IMPLICITLY OR IN CONFIGURATION FILES (E.G., CHIP SIZE, ROW HEIGHT).



```
6 routing layers
metal1: 367 vertical tracks from -3um with 1um pitch
metal2: 469 vertical tracks from -3.2um with 0.8um pitch
metal3: 367 vertical tracks from -3um with 1um pitch
metal4: 469 vertical tracks from -3.2um with 0.8um pitch
metal5: 367 vertical tracks from -3um with 1um pitch
metal6: 235 vertical tracks from -3.2um with 1.6um pitch
Summary: Total components = 3103
Fill cells = 0
Other cells = 3103
Done with place2def.tcl
```

# STATIC TIMING ANALYSIS (STA)

STATIC TIMING ANALYSIS (STA) IS A METHOD USED TO VALIDATE THE TIMING PERFORMANCE OF A DIGITAL CIRCUIT WITHOUT APPLYING TEST VECTORS. IT ENSURES THAT ALL DATA PATHS IN THE CIRCUIT MEET REQUIRED TIMING CONSTRAINTS (SUCH AS SETUP AND HOLD TIMES), GUARANTEEING THAT THE CIRCUIT FUNCTIONS CORRECTLY AT THE DESIRED CLOCK FREQUENCY.

Unlike dynamic simulation, STA does not check for functional correctness but focuses purely on timing correctness under worst-case conditions.

In synchronous designs like SPI, data transfer is controlled by a clock. If a signal arrives too late or too early at a flip-flop:

- IT MAY VIOLATE THE SETUP OR HOLD TIMING.
- THIS CAN CAUSE METASTABILITY, INCORRECT DATA CAPTURE, OR FUNCTIONAL FAILURE.

STA IDENTIFIES SUCH ISSUES AND ENSURES TIMING CLOSURE—I.E., ALL PATHS MEET TIMING CONSTRAINTS.

- 1. **SETUP TIME CHECK**: ENSURES DATA ARRIVES BEFORE THE CLOCK EDGE (DATA MUST BE STABLE FOR A DURATION BEFORE THE CLOCK).
- 2. HOLD TIME CHECK: ENSURES DATA REMAINS STABLE AFTER THE CLOCK EDGE.
- 3. **CLOCK SKEW ANALYSIS:** CHECKS DELAY DIFFERENCE BETWEEN CLOCK ARRIVALS AT DIFFERENT FLIP-FLOPS.
- 4. **SLACK CALCULATION:** SLACK = (REQUIRED TIME) (ARRIVAL TIME)
  - **POSITIVE SLACK** → PATH MEETS TIMING.
  - **NEGATIVE SLACK** → TIMING VIOLATION.
- 5. SETUP TIME CHECK: ENSURES DATA ARRIVES BEFORE THE CLOCK EDGE (DATA MUST BE STABLE FOR A DURATION BEFORE THE CLOCK).
- 6. HOLD TIME CHECK: ENSURES DATA REMAINS STABLE AFTER THE CLOCK EDGE.
- 7. CLOCK SKEW ANALYSIS: CHECKS DELAY DIFFERENCE BETWEEN CLOCK ARRIVALS AT DIFFERENT FLIP-FLOPS.
- 8. SLACK CALCULATION: SLACK = (REQUIRED TIME) (ARRIVAL TIME)
  - $\circ$  Positive Slack  $\rightarrow$  Path meets timing.
  - $\circ$  Negative Slack  $\rightarrow$  Timing violation.



Qflow static timing analysis logfile appended on Thursday 26 June 2025 10:18:03 PM IST Running vesta static timing analysis vesta --long spi\_top.rtlnopwr.v /usr/share/qflow/tech/osu018/osu018\_stdcells.lib Vesta static timing analysis tool for qflow 1.3.17 (c) 2013-2018 Tim Edwards, Open Circuit Design Parsing library "osu018 stdcells" End of library at line 6141 Parsing module "spi top" Lib read /usr/share/qflow/tech/osu018/osu018 stdcells.lib: Processed 6142 lines. Verilog netlist read: Processed 3127 lines. Number of paths analyzed: 321 Top 20 maximum delay paths: Path DFFSR 42/CLK to DFFSR 164/D delay 4156.68 ps DFFSR 42/CLK 0.0 ps wb\_clk\_i\_bF\_buf3\_bF\_buf1: CLKBUF1\_27/Y -> 642.6 ps rx negedge: DFFSR 42/Q -> NAND3X1 253/C 1958 : NAND3X1 253/Y -> 1016.1 ps NOR3X1 5/C NOR3X1 5/Y -> NAND2X1 118/B 1213.3 ps 1985 : \_1994\_: NAND2X1\_118/Y -> NAND3X1\_263/B 1320.0 ps 1995\_: NAND3X1\_263/Y -> NAND2X1\_120/A 1999\_: NAND2X1\_120/Y -> NOR3X1\_7/C 1549.9 ps 1753.7 ps 1851.4 ps NOR3X1 7/Y -> A0I21X1 66/B 2000: 2003 : A0I21X1 66/Y -> 0AI21X1 255/A 1959.3 ps 2053.5 ps 2077\_: OAI21X1\_255/Y -> OAI21X1\_256/A 2307.3 ps 2078 : OAI21X1 256/Y -> BUFX4 174/A \_2078\_\_bF\_buf5: BUFX4 174/Y -> 0AI21X1 271/A 2504.8 ps \_2118\_: OAI21X1\_271/Y -> OAI22X1\_56/A 2600.9 ps 2121 : OAI22X1 56/Y -> OAI21X1 273/B 2705.8 ps 2122 : OAI21X1 273/Y -> NAND2X1 138/A 2793.3 ps 2136 : NAND2X1 138/Y -> OAI21X1 279/B 2875.2 ps \_2138\_: OAI21X1\_279/Y -> NAND3X1\_274/B 2961.0 ps 587: NAND3X1\_274/Y -> OAI21X1\_345/A 685: OAI21X1\_345/Y -> BUFX4\_274/A 3054.1 ps 3235.9 ps 3444.9 ps \_685\_\_bF\_buf3: BUFX4 274/Y -> INVX8 14/A 686 : 3519.3 ps INVX8 14/Y -> BUFX4 153/A \_686\_\_bF\_buf7: 3692.4 ps BUFX4\_153/Y -> 0AI21X1\_545/A 1160 : OAI21X1 545/Y -> A0I22X1 73/C 3794.4 ps

544 48 : A0I22X1 73/Y -> DFFSR 164/D

clock skew at destination = 184.514
setup at destination = 99.4674

3872.7 ps

# ROUTING

ROUTING IS THE PHYSICAL DESIGN STEP WHERE THE ELECTRICAL CONNECTIONS (WIRES) BETWEEN THE STANDARD CELLS—BASED ON THE LOGICAL NETLIST—ARE CREATED USING PREDEFINED METAL LAYERS OF THE CMOS PROCESS. AFTER PLACEMENT DETERMINES THE LOCATION OF EACH GATE, ROUTING ADDS THE METAL TRACKS AND VIAS TO MAKE SURE THE RIGHT SIGNALS FLOW BETWEEN THE GATES AS SPECIFIED.

IN QFLOW, ROUTING IS HANDLED BY QROUTER, AN OPEN-SOURCE DETAIL ROUTER DESIGNED FOR USE WITH STANDARD-CELL LAYOUTS.

#### **OBJECTIVE OF ROUTING**

- CONNECT ALL NETS (WIRES) IN THE NETLIST PHYSICALLY ON SILICON.
- MINIMIZE DELAY, CONGESTION, AND DRC VIOLATIONS.
- USE METAL TRACKS EFFICIENTLY ACROSS MULTIPLE LAYERS.
- ENSURE SIGNAL INTEGRITY (MINIMIZE CROSSTALK AND NOISE).

#### ROUTING IS PERFORMED IN TWO MAJOR PHASES:

- 1. GLOBAL ROUTING PLANS APPROXIMATE WIRE PATHS ACROSS THE LAYOUT.
- 2. Detailed Routing Assigns exact metal tracks and creates connections using vias.

#### 8.2 ROUTING IN QFLOW

### QFLOW ROUTE SPI

THIS INVOKES QROUTER, WHICH READS THE .DEF FILE GENERATED DURING PLACEMENT AND THE STANDARD-CELL TECHNOLOGY LEF FILE (OSU035/018).

#### **QROUTER USES:**

- Preferred routing directions: e.g., Horizontal on Metal1, Vertical on Metal2.
- GRID-BASED ROUTING: ALIGNS WIRES TO ROUTING TRACKS.
- DESIGN RULES: FROM THE TECHNOLOGY FILE TO AVOID SHORTS, SPACING VIOLATIONS, ETC.
- Technology rules: Defines via sizes, metal widths, spacing, etc.



```
Progress: Stage 3 total routes completed: 22448
No failed routes!

*** Writing DEF file spi_top_route.def
emit_routes(): DEF file has 3152 nets and 2 specialnets.
but qrouter wants to write 3152 nets and specialnets.
Final: No failed routes!
```

```
Top 20 maximum delay paths:
Path DFFSR 42/CLK to DFFSR 180/D delay 4398.21 ps
     1.3 ps wb_clk_i_bF_buf3_bF_buf1: CLKBUF1_27/Y ->
                                                       DFFSR 42/CLK
   685.5 ps
                          rx_negedge:
                                        DFFSR 42/Q -> NAND3X1 253/C
   1067.1 ps
                               1958 : NAND3X1 253/Y ->
                                                       NOR3X1 5/C
   1276.9 ps
                              1985 :
                                        NOR3X1_5/Y -> NAND2X1_118/B
   1386.9 ps
                               1994 : NAND2X1 118/Y -> NAND3X1 263/B
                              1995 : NAND3X1 263/Y -> NAND2X1 120/A
   1627.7 ps
   1840.0 ps
                               1999 : NAND2X1 120/Y ->
                                                       NOR3X1 7/C
  1941.5 ps
                                        NOR3X1 7/Y -> A0I21X1 66/B
                              2000 :
                              _2003_: A0I21X1_66/Y -> 0AI21X1_255/A
   2055.8 ps
   2153.0 ps
                              _2077_: OAI21X1_255/Y -> OAI21X1_256/A
   2453.5 ps
                              2078 : OAI21X1 256/Y ->
                                                       BUFX4_174/A
   2654.5 ps
                      _2078__bF_buf5:
                                      BUFX4 174/Y -> 0AI21X1 271/A
                              2118 : OAI21X1 271/Y -> OAI22X1 56/A
   2754.8 ps
   2863.3 ps
                              2121_: OAI22X1_56/Y -> OAI21X1_273/B
                              2122_: OAI21X1_273/Y -> NAND2X1_138/A
   2956.1 ps
                              _2136_: NAND2X1_138/Y -> OAI21X1_279/B
 Terminal ps
                              3225.1 ps
                               587 : NAND3X1 274/Y -> OAI21X1 345/A
   3431.4 ps
                               685_: OAI21X1_345/Y -> BUFX4_274/A
                       _685__bF_buf3: BUFX4_274/Y ->
   3654.3 ps
                                                       INVX8 14/A
   3733.9 ps
                               686 :
                                        INVX8 14/Y ->
                                                     BUFX4 159/A
                        686_bF_buf1:
                                      BUFX4_159/Y -> 0AI21X1 504/A
   3906.8 ps
                              4007.4 ps
   4094.9 ps
                           544 64 : A0I22X1 69/Y -> DFFSR 180/D
   clock skew at destination = 199.755
```

setup at destination = 103.564

# **MIGRATION**

RC Extraction details of the SPI project can be observed in the Migration log

FILE.



```
Generating LEF output spi_top.lef for cell spi_top:
Diagnostic: Write LEF header for cell spi top
Diagnostic: Writing LEF output for cell spi_top
Diagnostic: Scale value is 0.100000
Extracting XNOR2X1 into XNOR2X1.ext:
Extracting XOR2X1 into XOR2X1.ext:
Extracting NOR3X1 into NOR3X1.ext:
Extracting OR2X2 into OR2X2.ext:
Extracting INVX4 into INVX4.ext:
Extracting NOR2X1 into NOR2X1.ext:
Extracting AND2X2 into AND2X2.ext:
Extracting BUFX2 into BUFX2.ext:
Extracting MUX2X1 into MUX2X1.ext:
Extracting INVX1 into INVX1.ext:
Extracting OAI22X1 into OAI22X1.ext:
Extracting NAND2X1 into NAND2X1.ext:
Extracting OAI21X1 into OAI21X1.ext:
Extracting A0I22X1 into A0I22X1.ext:
Extracting DFFSR into DFFSR.ext:
Extracting INVX2 into INVX2.ext:
Extracting CLKBUF1 into CLKBUF1.ext:
Extracting FILL into FILL.ext:
Extracting NAND3X1 into NAND3X1.ext:
Extracting A0I21X1 into A0I21X1.ext:
Extracting INVX8 into INVX8.ext:
Extracting BUFX4 into BUFX4.ext:
Extracting spi top into spi top.ext:
```

# **DESIGN RULE CHECK (DRC)**

DESIGN RULE CHECK (DRC) IS A CRUCIAL VERIFICATION STEP IN THE PHYSICAL DESIGN FLOW. IT ENSURES THAT THE FINAL LAYOUT OF THE INTEGRATED CIRCUIT (IC) COMPLIES WITH THE GEOMETRIC AND SPACING CONSTRAINTS IMPOSED BY THE SEMICONDUCTOR FABRICATION PROCESS. THESE CONSTRAINTS ARE DEFINED BY THE FOUNDRY (E.G., MINIMUM METAL WIDTH, SPACING BETWEEN WIRES, VIA ENCLOSURES, ETC.) AND MUST BE STRICTLY FOLLOWED FOR A SUCCESSFUL CHIP FABRICATION.

IN THIS PROJECT, DRC IS PERFORMED USING MAGIC VLSI, AN OPEN-SOURCE LAYOUT EDITOR AND RULE-CHECKING TOOL INTEGRATED INTO THE QFLOW TOOLCHAIN.

#### OBJECTIVE OF DRC

#### THE PRIMARY GOALS OF DRC ARE:

- TO VERIFY THAT ALL LAYOUT GEOMETRIES (METAL LAYERS, CONTACTS, VIAS, ACTIVE REGIONS) FOLLOW THE DESIGN RULES OF THE SELECTED PROCESS (E.G., OSU035 OR OSU018).
- TO ENSURE FABRICATION READINESS BY PREVENTING VIOLATIONS THAT CAN CAUSE YIELD ISSUES, SHORT CIRCUITS, OR OPEN CIRCUITS.
- TO CATCH LAYOUT-RELATED ERRORS BEFORE TAPE-OUT, SAVING TIME AND COST.

```
spi_top: 10000 rects
spi_top: 20000 rects
spi_top: 30000 rects
spi_top: 40000 rects
spi_top: 40000 rects
spi_top: 50000 rects
spi_top: 50000 rects
Processing timestamp mismatches: XOR2X1, XNOR2X1, OR2X2, OAI22X1, OAI21X1, NOR3X1, NOR2X1, NAND3X1
NAND2X1, MUX2X1, INVX8, INVX4, INVX2, INVX1, FILL, DFFSR, CLKBUF1, BUFX4, BUFX2, AOI22X1, AOI21X1, AND2X2.
drc = 0
```



## LVS

LAYOUT VERSUS SCHEMATIC (LVS) IS A CRITICAL VERIFICATION STEP IN THE VLSI BACKEND DESIGN PROCESS. IT CHECKS WHETHER THE PHYSICAL LAYOUT OF THE DESIGN (AFTER PLACEMENT AND ROUTING) ACCURATELY IMPLEMENTS THE ORIGINAL LOGICAL NETLIST (FROM SYNTHESIS). IN OTHER WORDS, IT VERIFIES THAT "WHAT YOU DRAW" IS EXACTLY "WHAT YOU INTENDED LOGICALLY."

LVS ENSURES FUNCTIONAL CORRECTNESS, WHEREAS DRC ENSURES MANUFACTURABILITY.

#### **PURPOSE OF LVS**

THE GOAL OF LVS IS TO:

- COMPARE THE SCHEMATIC NETLIST (FROM SYNTHESIS/YOSYS) WITH THE EXTRACTED NETLIST (FROM THE ROUTED LAYOUT).
- ENSURE:
  - ALL DEVICES MATCH (FLIP-FLOPS, GATES, ETC.)
  - ALL CONNECTIONS (NETS) MATCH
  - NO EXTRA OR MISSING COMPONENTS EXIST
- CONFIRM THAT THE LAYOUT WILL FUNCTION EXACTLY AS THE RTL/SCHEMATIC INTENDS.

```
Subcircuit pins:
Circuit 1: XOR2X1
                                                       |Circuit 2: XOR2X1
Α
                                                       İΑ
В
                                                        В
gnd
                                                       gnd
vdd
                                                       vdd
Cell pin lists are equivalent.
Device classes XOR2X1 and XOR2X1 are equivalent.
Subcircuit summary:
Circuit 1: spi_top
                                               |Circuit 2: spi_top
AND2X2 (29)
OAI21X1 (711)
                                               .
IAND2X2 (29)
                                               OAI21X1 (711)
MUX2X1 (48)
                                               MUX2X1 (48)
DFFSR (253)
                                               DFFSR (253)
                                               |NAND2X1 (262)
|A0I22X1 (90)
NAND2X1 (262)
A0I22X1 (90)
A0I21X1 (224)
                                               A0I21X1 (224)
NAND3X1 (276)
                                               NAND3X1 (276)
OAI22X1 (123)
                                               OAI22X1 (123)
INVX2 (160)
BUFX4 (277)
                                               INVX2 (160)
BUFX4 (277)
NOR2X1 (263)
                                               NOR2X1 (263)
OR2X2 (13)
                                               IOR2X2 (13)
XNOR2X1 (14)
                                               XNOR2X1 (14)
INVX8 (26)
                                               INVX8 (26)
INVX1 (158)
                                               |INVX1 (158)
                                               NOR3X1 (9)
NOR3X1 (9)
CLKBUF1 (67)
                                               CLKBUF1 (67)
X0R2X1 (6)
                                               X0R2X1 (6)
BUFX2 (82)
                                               IBUFX2 (82)
INVX4 (12)
                                               INVX4 (12)
Number of devices: 3103
                                               Number of devices: 3103
Number of nets: 3150
                                              |Number of nets: 3150
```

Netlists match uniquely.



## **GDS**

GDSII (GRAPHIC DATA SYSTEM II), ALSO CALLED STREAM FORMAT, IS THE INDUSTRY-STANDARD FILE FORMAT USED TO REPRESENT THE FINAL LAYOUT OF AN INTEGRATED CIRCUIT (IC). IT CONTAINS GEOMETRIC DATA DESCRIBING ALL LAYERS (METAL, POLYSILICON, DIFFUSION, ETC.) IN A BINARY FORMAT THAT FABRICATION TOOLS CAN READ.

ONCE DRC AND LVS CHECKS ARE CLEAN, GDSII IS GENERATED AS THE FINAL OUTPUT OF THE LAYOUT PROCESS—THIS FILE IS WHAT IS SENT TO THE FOUNDRY FOR SILICON MANUFACTURING.

#### PURPOSE OF GDSII

- ENCODES ALL PHYSICAL LAYERS AND STRUCTURES (WIRES, VIAS, TRANSISTORS, ETC.) IN A COMPACT BINARY FORMAT.
- USED BY FABRICATION TOOLS FOR MASK GENERATION AND SILICON PRINTING.
- SERVES AS THE FINAL DELIVERABLE OF THE PHYSICAL DESIGN CYCLE.
- CAN ALSO BE OPENED IN GDS VIEWERS FOR FINAL VISUAL INSPECTION.

```
Generating output for cell DFFSR
Generating output for cell CLKBUF1
Generating output for cell BUFX2
Generating output for cell BUFX2
Generating output for cell FILL
Generating output for cell NAUD2X1
Generating output for cell NAND2X1
Generating output for cell AND2X1
Generating output for cell AND2X1
Generating output for cell AND2X1
Generating output for cell AND2X3
Generating output for cell INXX8
Generating output for cell INXX4
Generating output for cell NORX2X1
Generating output for cell MORX2X1
Generating output for cell AND2X2
Generating output for cell MUXX1
Generating output for cell MUXX1
Generating output for cell INXX4
Generating output for cell MORXX1
Generating output for cell MORXX1
Generating output for cell NORXX1
Generating output for cell NORXX1
Generating output for cell NORXX1
Generating output for cell XNORXX1
```



#### **CLEANUP:**

THE CLEANUP STEP IN THE QFLOW-BASED PHYSICAL DESIGN PROCESS INVOLVES REMOVING UNNECESSARY INTERMEDIATE FILES, ORGANIZING FINAL RESULTS, AND ENSURING THAT ONLY THE ESSENTIAL OUTPUTS (LIKE LAYOUT FILES, NETLISTS, REPORTS, AND GDS) REMAIN. THIS HELPS KEEP YOUR PROJECT DIRECTORY CLEAN, SAVES DISK SPACE, AND SIMPLIFIES BACKUP OR SUBMISSION.



```
Top 20 maximum delay paths:
Path DFFSR_42/CLK to DFFSR_240/D delay 4160.96 ps
0.0 ps wb_clk_i_bF_buf3_bF_buf2: CLKBUF1_26/Y ->
                                                      DFFSR 42/CLK
                        rx_negedge:
                                       DFFSR 42/Q -> NAND3X1 253/C
642.6 ps
                              1958_: NAND3X1_253/Y ->
1016.1 ps
                                                         NOR3X1 5/C
1213.3 ps
                              1985 :
                                        NOR3X1 5/Y -> NAND2X1 118/B
                              1994 : NAND2X1_118/Y -> NAND3X1_263/B
1320.0 ps
                              1995 : NAND3X1 263/Y -> NAND2X1 120/A
1549.9 ps
                             _1999_: NAND2X1_120/Y ->
1753.7 ps
                                                         NOR3X1 7/C
                              2000 :
1851.4 ps
                                        NOR3X1 7/Y -> A0I21X1 66/B
                                      A0I21X1 66/Y -> 0AI21X1 255/A
1959.3 ps
                              2003 :
2053.5 ps
                              _2077_: OAI21X1_255/Y -> OAI21X1_256/A
2307.3 ps
                              2078 : 0AI21X1 256/Y ->
                                                        BUFX4 177/A
2499.2 ps
                     2078 bF buf2:
                                       BUFX4_177/Y -> 0AI21X1_271/A
2594.1 ps
                              2118 : 0AI21X1 271/Y ->
                                                      0AI22X1 56/A
2698.8 ps
                              2121 :
                                     OAI22X1 56/Y -> OAI21X1 273/B
                             _2122_: OAI21X1_273/Y -> NAND2X1_138/A
2786.3 ps
2868.2 ps
                              2136 : NAND2X1 138/Y -> OAI21X1 279/B
2954.0 ps
                             _2138_: OAI21X1_279/Y -> NAND3X1_274/B
                               587_: NAND3X1_274/Y -> OAI21X1_345/A
3047.1 ps
                               685 : OAI21X1 345/Y ->
                                                        BUFX4 273/A
3228.9 ps
3434.2 ps
                      685 bF buf4:
                                       BUFX4 273/Y ->
                                                         INVX8_14/A
3507.3 ps
                               686 :
                                        INVX8 14/Y ->
                                                        BUFX4 156/A
                                       BUFX4 156/Y -> 0AI21X1 354/A
3679.8 ps
                      686 bF buf4:
3781.8 ps
                               718 : 0AI21X1 354/Y -> A0I22X1 38/C
                         _544__124_: A0I22X1_38/Y ->
3860.0 ps
                                                       DFFSR 240/D
clock skew at destination = 206.651
```

setup at destination = 94.2984

# **OVERALL LAYOUT:**

COVERALL LAYOUTS

| Company of the content of the c