4

PC[31:28]

shift

wd

wa

31

instr[15:0]

rd2

rd1

zero

result

ALU

ra2

PC

ra1

IR

Register

instr[20:16]

instr[25:21]

adr

Exmemory