Name: P.Jaisuriyaa

**REGNO**: 20BEC0296

Mail Id: jaivijai2001@gmail.com / jaisuriyaa.p2020vitstudent.ac.in

**Project Name**: RISCV Processor

**Phone No:**7010962463

# **Top Level Module**

### **Block Diagram:**



# **Functionality:**

In RISV processor we will be executing all the instructions parallel which means we can execute most of the instructions at the same time. From Program Counter we will find the address of the instruction to be executed now. Now that current instruction which is to be executed is given to the instruction memory. From there the instruction is given to the control memory which helps to find what type of instruction is it, what operation to be executed based on funct3,funct7 and opcode and decoder which finds the address of the source register 1 and 2 and the destination register. Now the address of rs1,rs2 and

destination register(rd) is given to the reg block where the value of rs1,rs2 and rd will be stored based on the values passed which is of 5 bit value. After passing through that block we will have rs1,rs2 and rd values as 32 bits. Now the value of rs1 is passed to the ALU unit and rs2 value is passed to the Instruction mux. Now to that instruction mux rs2, IMMI=sxt(INSTR[31:20]), IMMS=[{INST[31:25],INST[11:7]} is passed. Now based on the type of instruction and operation to be performed which was generated by the control logic the value will be send to ALU unit from the instruction mux. If the instruction is of R-type, then the rs2 register value will be passed to ALU unit from the instruction mux and then arithmetic and logical operations will be performed based on funct 3 and funct7 binary values between the rs1 and rs2 and then the result will be passed to the Write back mux and then the write mux will select that instruction and then write the value to the destination register in the reg file block by making write enable as 1. If the instruction is of I type, then the constant value which is of IMMI=sxt(INSTR[31:20]) is passed to the ALU unit from Instruction mux and arithmetic and logical operations will be performed based on funct3 and imm[11:5] between the rs1 and IMMI and then the result will be passed to the Write back mux and then the write mux will select that instruction and then write the value to the destination register in the reg file block by making write enable as 1. If the instruction is of load type which is a I type instruction then the constant value which is of IMMI=sxt(INSTR[31:20]) is passed to the ALU unit from Instruction mux and then addition operation will be performed between rs1 and IMMI and that result will given to the data memory which enables the read operation and calculates the address of the memory where the values are stored. Now that values will be passed to the write back mux and then the write back mux will enable that operation and then the result will be stored in the destination register which is present inside the reg file by making write enable operation as 1. If the instruction is of store type then the value IMMS==[{INST[31:25],INST[11:7]} will be passed to the ALU unit from the instruction mux and then the addition operation will be performed between rs1 and IMMS and that result will be given to the data memory which enables the write operation. Here rs2 value will be passed to the data memory. The value which was present in the rs2 is given to the rs1+IMMS address and finally that value is stored in that address. Here we will not enable write back mux. Here write enable is equal to 0 so that we will not write the value to the destination register. If the instruction is of branch type then the rs2 value will be passed to the ALU unit from the instruction mux and the various operations will be performed between rs1 and rs2 based on funct3 and INST[30] and the result will be stored in BT. If the value of BT=0, then pc is equal to pc+4 or else pc=pc+IMMB. These operations will be

performed with the help of control logic. BT=1 if the given condition of operations between rs1 and rs2 is satisfied or else BT=0. Here the write back mux value is not enabled and write enable value=0 so that no value is written to the destination register. If the instruction is JAL then the value rd=pc+4 and that value will be stored in the destination register by making write enable=1 and the value of pc will be incremented by IMMJ. The value of  $IMMJ={SXT(imm[20:1]),1'b0}$ . Here the jump will be happen upto  $2^2$ address since it is of 20 bits. Here we can do only short jump and long jump is not possible. If we want to do long jump then the instruction must be JALR. Here the value of rd=Pc+4 and then that value will be written to the reg file by making write enable as 1. Here the value of pc= {(rs1+IMMI),1'b0}. Here the value of IMMI=SXT(imm[11:0]). Here the value of pc will be incremented as above mentioned and then value of rd will be loaded to reg file at the same time. If the instruction is LUI then the value rd=IMMU will be written into the reg block by making write enable as 1. If the instruction is AUIPC then the value rd=pc+IMMU will be written into the reg block by making write enable as 1. The above mentioned operations will be controlled by the control unit. The top module handles exceptions and interrupts that may occur during program execution. It monitors external events and initiates the necessary actions to handle exceptions, such as interrupting the current instruction flow and transferring control to the appropriate exception handling routines. If the RISC processor implements a pipelined architecture, the top module manages the pipeline stages and ensures the proper flow of instructions through the pipeline. It handles hazards and stalls to maintain the correct execution order and data dependencies. Overall, the top module of a RISC processor plays a crucial role in coordinating the different functional units and control signals to execute instructions and manage the processor's operation effectively.

# **Output:**

```
| Seriors | Seri
```

# **Sub Module Design:**

### **PC MUX:**

# **Block Diagram:**



### **Functionality:**

It hold the address of the next instruction to be executed. When interrupt happens PC should go to trap\_address\_in by keeping pc\_src\_in = 10. After the compilation of interrupt PC should back to epc\_in by keeping pc\_src\_in = 01. If reset is high i\_addr\_out should get BOOT\_ADDRESS as the output. If rst\_in is low and ahb\_ready\_in is high then we will get pc\_mux\_out as the output. If rst\_in and ahb\_ready\_in is low then iaddr\_out=iaddr\_out. If branch is high then the address ({iaddr\_in[31:1],1'b0}) should be executed and assign it to next\_pc or else PC should be incremented by pc\_in+32'h00000004 and assign it to pc\_plus\_4\_out and then assign it to next\_pc. Misaligned\_instr\_out is used to check the misalignment of PC address whether the pc increments by pc=pc+4 or not by doing AND operation with branch\_taken\_in = 1 and 2<sup>nd</sup> bit value of next\_pc[1]. If it is one ,then misaligned instructions of PC occurs or else misaligned instruction of PC does not occur.





#### **REG Block:**

# **Block Diagram:**



# **Functionality:**

If the reset is high ,the output is zero else the output will based on the present value of pc\_mux\_in which is based on the posedge of the clock.



# **Immediate generator:**

# **Block Diagram:**



# **Functionality:**

It rearranges the immediate bit contained in the instruction and if necessary sign-extend it to a 32-bit value. By using opcode [6:4] we can distinguish different types of instruction and find the type of instruction to be executed. The remaining opcode bit [3:0] is useless.

# **Output Waveform:**

Complete Instruction - 11010101001010101110011000000001

Complete Instruction - 11010101001010101110011000000100

Complete Instruction = 110101010010101011100110000000011
opcode = 011 -- immediate\_address = 11111111111111111111111010101001100



#### **Immediate Adder:**

# **Block Diagram:**



# **Functionality:**

If iadder\_src\_in is high then iadder\_out is the sum of source register and imm\_in else iadder\_out is the sum of pc\_im and imm\_in. Here the output iadder\_out and the input pc\_in and rs\_1\_in are of 32 bits

# **Output Waveform:**



# **Integer File:**

### **Block Diagram:**



### **Fuctionality:**

The msrv32 integer file has 32 general-purpose registers and supports read and write operations. Initially all registers values are 0. At R0 no write operation is performed because it is hardwired to 0. Reads are requested by pipeline stage 2 and provide data from one or two registers. Writes are requested by stage 3 and put the data coming from the Write back Multiplexer into the selected register. If stage 3 requests to write to a register being read by stage 2, the data to be written is immediately forwarded to stage 2 to avoid data hazard. If rs\_1\_addr\_in or rs\_2\_addr\_in is equal to rd\_addr\_in and wr\_en\_in is high then rs\_1\_out is equal to rd\_addr\_in or rs\_2\_out is equal to rd\_addr\_in else rs\_1\_out is equal to the corresponding rs1 register address value or rs\_2\_out is equal to the corresponding rs2 register address value.

## **Output Waveform:**



#### Write Enable block:

### **Block Diagram:**



### **Functionality:**

It is important for any instruction to write the value to the register. If flush\_in is high then wr\_en\_csr\_file\_out and wr\_en\_integer\_file\_out is equal to 0 and no values will be written to the destination register else wr\_en\_csr\_file\_out = csr\_wr\_en\_reg\_in and wr\_en\_integer\_file\_out = rf\_wr\_en\_reg\_in and the corresponding values will be written into the destination register.

# **Output Waveform:**



#### **Instruction Mux:**

# **Block Diagram:**



# **Functionality:**

It takes the instruction and provides the field for the other modules to perform operations. If flush is high then 32'h00000013 is provided to the field and the slicing of bits will happen based on what operation and instruction to be performed else the input instruction will be given to the field and slicing will happen based on what operation and instruction to be performed.



```
# opcode out = 13
# funct3 out = 0
# funct7 out = 00
# rsladdr out = 00
# rs2addr out = 00
# rdaddr_out = 00
# csr_addr_out = 000
# instr_out = 0000000
# opcode out = 21
# funct3_out = 4
# funct7_out = 43
# rsladdr out = 0a
# rs2addr_out = 16
# rdaddr out = 06
# csr_addr_out = 876
# instr out = 10eca86
# ** Note: $finish : C:/intelFPGA/17.1/Jaimaven/msrv32_instruction_mux_tb.v(71)
    Time: 30 ps Iteration: 0 Instance: /msrv32 instruction mux tb
```

#### **Branch Unit:**

### **Block Diagram:**



# **Functionality:**

It is used to check whether the branch operation is to be executed or not based on opcode[6:2]. Using source register 1 and 2 different types of operations of branch will be executed by using funct3 and opcode[6:2] and result will be stored in branch\_taken\_out. If other instructions like JAL and

JALR to be executed the value of branch\_taken\_out is equal to 1.If it is not branch, JAL and JALR type instruction then the value of branch\_taken\_in=0.

### **Output Waveform:**

```
# branch_out=x
# branch_out=1
# branch_out=0
# ** Note: $finish : C:/intelFPGA/17.1/Jaimaven/Branch_unit_tb.v(40)
# Time: 60 ps Iteration: 0 Instance: /Branch_unit_tb
```



#### **Decoder:**

### **Block Diagram:**



### **Functionality:**

Decoder decodes the instruction and generate the signal output which controls memory unit,load unit, store unit, Arithmetic and Logical operations, 2 register files(Integer and CSR), the immediate generator and the Write back Multiplexer. The output imm\_type\_out should be generated as per the imm\_generator module & wb\_mux\_sel\_out as per wb\_mux\_sel\_unit module.

Alu\_opcode\_out[2:0] is assigned to funct3,alu\_opcode\_out[3] = funct7\_5\_in&~(is\_addi| is\_sltiu | is\_andi | is\_ori | is\_xori) load\_size\_out is asserted for funct3\_in[1:0] and load\_unsigned\_out is asserted for funct3\_in[2]. Alu\_src\_out is asserted for 5<sup>th</sup> bit of opcode\_in. iadder\_src\_out is enabled if either is\_load,is\_store or is\_jalr occurs. Csr\_wr\_en\_out is enabled if is\_csr occurs.

Rf\_wr\_en\_out is equal to is\_lui or is\_auipc or is\_JALR or is\_JAL or is\_op or is\_load or is\_csr or is\_op\_imm

Wb\_mux\_sel\_out[0] = is\_load or is\_auipc or is\_JAL or is\_JALR

Wb\_mux\_sel\_out[1] is equal to is\_store or is\_branch or is\_csr

Wb\_mux\_out[2] is equal to is\_csr or is\_JAL or is\_JALR

Imm\_type\_out[0] equal to is\_op\_imm or is\_load or is\_JALR or is\_branch or is\_JAL

Imm\_type\_out[1] is equal to is\_store or is\_branch or is\_csr

Imm\_type\_out[2] is equal to is\_lui or is\_auipc or is\_JAL or is\_csr

Is\_implemented\_instr is enabled if any of the valid opcode occurs.csr\_op\_out is asserted by funct3\_in. misaligned\_load\_out is asserted if mal\_word or mal\_half occurs along with is\_load. Misaligned\_store\_out is asserted if mal\_word or mal\_half occurs along with is\_store. Mem\_wr\_req\_out is enabled if is\_store occurs and trap\_taken\_in, mal\_word and mal\_half are low. Internal wire mal\_word is asserted if funct3\_in refers to word and if iadder\_1\_to\_0\_in is not zero. Internal wire mal\_half is asserted if funct3\_in refers to half – word and if iadder\_1\_to\_0\_in[0] is not zero

Is\_csr = is\_system and (funct3\_in[2] or funct3\_in[1] or funct3\_in[0]). It helps in finding the address of rs1 and rs2 and rd and give it to the reg file.



| rf_wr_en_out = 0, illegal_instr_out = 1, missligned_load_out = 0, missligned_store_out = 0, alm_opcode_out = 1101, load_size_out = 01                                              |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| * The opcode in = 10101, whmusel = 000, irm type_out = 000, car_op_out = 101, nem wr_req_out = 0, load unsigned_out = 1, alu_arc_out = 0, ladder_arc_out = 0, car_wr_en_out = 0.   |  |
| rf wr en_out = 0, illegal_instr_out = 1, misslighed_loed_out = 0, misslighed_store_out = 0, alu opcode_out = 1101, loed_size_out = 01                                              |  |
| Fine opcode in = 10110, whenever = 000, irm type our = 000, car op out = 101, nem wr req out = 0, load unsigned out = 1, ald arc out = 0, ladder arc out = 0, car wr en out = 0.   |  |
| rf wr en out = 0, illegal instr out = 1, missligned load out = 0, missligned store out = 0, alw opcode out = 1101, load size out = 01                                              |  |
| # The opcode in = 10111, whenever = 000, ism type out = 000, car op out = 101, mem we req out = 0, load unsigned out = 1, alm are out = 0, ladder are out = 0, car we en out = 0.  |  |
| rf wr en out = 0, illegal instr out = 1, misaligned load out = 0, misaligned store out = 0, alu opcode out = 1101, load size out = 01                                              |  |
| # The opcode in = 11000, whomareel = 000, irm type out = 011, usr op out = 101, mem wr req out = 0, load unsigned out = 1, all src out = 1, ladder src out = 0, car wr en out = 0. |  |
| rf wr en cut = 0, illegal instr cut = 1, misaligned load out = 0, misaligned store out = 0, also opcode out = 1101, load size out = 01                                             |  |
| * The opcode in - 11001, whomaxed - 101, ism type out - 001, car op out - 101, mem wr req out - 0, load unsigned out - 1, alu arc out - 1, ladder arc out - 1, car wr en out - 0,  |  |
| rf wr en out = 1. illegal instr out = 1, missligned load out = 0, missligned store out = 0, alu opcode out = 1101, load size out = 01                                              |  |
| * The opcode in = 11010, winnursel = 000, ism type out = 000, car up out = 101, mem we req out = 0, load unsigned out = 1, all are out = 1, ladder are out = 0, car wr en out = 0, |  |
| rf wr en out = 0, illegal instr out = 1, missigned loss out = 0, missigned store out = 0, als opcode out = 1101, load size out = 01                                                |  |
| * The opcode in - 11011, womansel - 101, ism type out - 101, car op out - 101, mem wor req out - 0, load unsigned out - 1, alu arc out - 1, ladder arc out - 0, car wr en out - 0. |  |
| rf wr en out = 1, illegal instr out = 1, missligned load out = 0, missligned store out = 0, also opcode out = 1101, load size out = 01                                             |  |
| The opcode in = 11100, whomasel = 100, ism type out = 110, car op out = 101, sem wo req out = 0, load unsigned out = 1, alu arc out = 1, ladder arc out = 0, car wo en out = 1,    |  |
| rf Mr en out = 1, illegal instr out = 1, misslighed load out = 0, misslighed store out = 0, alm opcode out = 1101, load size out = 01                                              |  |
| # The opcode in = 11101, Womusel = 000, ism type out = 000, car op out = 101, mam we req out = 0, load unsigned out = 1, alls are out = 1, ladder are out = 0, car we en out = 0.  |  |
| if wr en out = 0, illegal instr out = 1, missligned load out = 0, missligned store out = 0, alu opcode out = 1101, load size out = 01                                              |  |
| The opcode in = 11110, Womannet = 000, irm type out = 000, our op out = 101, mem wr req out = 0, load unsigned out = 1, alu arc out = 1, ladder arc out = 0, car wr en out = 0.    |  |
| rf wr en out = 0, illegal instr out = 1, misaligned load out = 0, misaligned store out = 0, als opcode out = 1101, load size out = 01                                              |  |
|                                                                                                                                                                                    |  |

# Reg block 2:

# **Block Diagram:**



# **Functionality:**

If reset is high all the outputs present in the block will be 0 else it produces output at the posedge of the clock based on the input values. It also integrates a 2:1 MUX with select-lines as branch\_taken\_in. If branch\_taken\_in is high then the value of  $imm_reg_out[0] = 0$  else the value of  $imm_reg_out[0] = imm_in[0]$ 



```
# rd addr reg out = 00011
# csr addr reg out = 000000100111
# pc plus 4 reg out = 00000000000000000000000000001110
# alu opcode reg out = 0010
# load_size_reg_out = 10
# load unsigned reg out = 1
# alu src reg out = 0
# csr_wr_en_reg_out = 1
# rf_wr_en_reg_out = 1
# wb_mux_sel_reg_out = 011
# csr_op_reg_out = 100
```

#### **Store Unit:**

## **Block Diagram:**



### **Functionality:**

It derives the signal from the external memory. Based on funct3\_in signal & ahb\_ready\_in data\_out we will get values. If funct3\_in = 2'b00 a byte of data will be stored in data\_out based on iaddr\_in[1:0] . If funct3\_in = 2'b01, then the half word of data will be stored to data\_out. For other combination 2'b10 and 2'b11 we will get full word as the output. Depending on the funct3\_in signal wr\_mask\_out signal will get values. If funct3\_in=2'b00, depending on the iaddr\_in [1:0], i.e. if iaddr\_in=2'b01 then wr\_mask\_out= {2'b0, mem\_wr\_req\_in, 1'b0} If funct3\_in=2'b01, depending on the iaddr\_in [1] . If iaddr\_in [1] =1'b1 then wr\_mask\_out= {{2\mem\_wr\_req\_in}} and for other combinations word of data ([4[mem\_wr\_req\_in))) will be stored. dm\_adder\_out should be aligned with respect to [iaddr\_in [31:2], 2'[b00].wr\_req\_out should be aligned with respect to mem\_wr\_req\_in . Here the value of mem\_wr\_req\_in =1.The

ahb\_htrans\_out is high and it has the value 2'b10 during a valid store instruction and it is 2'b00 when the transfer is completed and nothing is there to store and ahb\_htrans\_out is low. Here the value which was present in the register is given to the corresponding address of the memory.

### **Output Waveform:**



#### **Load Unit:**

### **Block Diagram:**



### **Functionality:**

It reads the data\_in\_input signal and forms a 32 bit value based on the load instruction type which is based on the binary code in funct 3,load\_unsigned and iadder\_out\_1\_to\_0\_in. if load\_size\_in is 2'b00 then the byte value will be stored on the least significant byte based on iadder\_out\_1\_to\_0\_in. Remaining 24 bits will be filled based on load\_unsigned\_in. If load\_unsigned\_in =1 then the upper 24 bits will be filled with 0 else the upper 24 bit value will be filled based on the sign bit . if load\_size\_in is 2'b01 then the half word value will be

stored on the least significant 16 bit based on iadder\_out\_1\_to\_0\_in[1].If load\_unsigned\_in =1 then the upper 16 bits will be filled with 0 else the upper 16 bit value will be filled based on the sign bit. If load\_size\_in is 2'b10,2'b11 then the full word will be loaded into the memory. If ahb\_resp\_in is 0 then the value will be loaded to the register or else we will get high impedance as the output.

# **Output Waveform:**



```
VSIM 3> run -all
# Initial values:
# ahb_resp_in = 0
# load_unsigned_in = 0
# iadder_out_1_to_0_in = 00
# load_size_in = 00
# ms_riscv32_mp_dmdata_in = a5a5a5a5
# lu_output_in = ffffffa5
# ** Note: $finish : C:/intelFPGA/17.1/Jaimaven/msrv32_load_unit_tb.v(110)
# Time: 60 ps Iteration: 0 Instance: /msrv32_load_unit_tb
```

#### **ALU Unit:**

### **Block Diagram:**



## **Functionality:**

The ALU applies ten logical and arithmetic operations in parallel to two

32-bit operands, outputting the result selected by opcode\_in. The opcode values were assigned to facilitate instruction decoding. The most significant bit of opcode in matches with the second most significant bit in the instruction funct7 field. The remaining three bits match with the instruction funct3 field. Based on the opcode different types of operations will be selected and performed between 2 operands.

# **Output Waveform:**



#### Write Back Mux unit:

### **Block Diagram:**



### **Functionality:**

If alu\_src\_reg\_in' is high then 'alu\_2nd\_src\_mux out is equal to rs2\_reg\_in. alu\_2nd\_src\_mux out is equal to imm\_reg\_in. Based on the wb\_mux\_sel\_reg\_in output signal wb\_mux our will be assigned. If wh\_mux\_sel\_reg in is equal to 000 which is WB\_ALU then wb\_mux out is equal to alu\_result\_in.

If wb\_mux\_sel\_reg\_ in is equl to 001 which is WB LU then wh\_mux our is equal to lu\_output in. If wh\_mux\_sel\_reg\_in is equal to 010 which is WB\_IMM then wb\_mux\_out is equal to imm reg in.

If wb\_mux\_sel\_reg\_in is equal to 011 which is WB\_IADDER\_OUT then wb\_mux\_out is equal to iadder\_out\_reg\_in.

If 'wb\_mux\_sel reg\_in is equal to 100 which is WB\_CSR then wb\_mux\_out is equal to csr\_data\_in.

If wb\_mux\_sel\_reg\_in is equal to 101 which is WB\_PC\_PLUS then wb\_mux\_out is equal to pe\_plus\_4\_reg\_in, For remaining combination wb\_mux\_out is equal to alu\_result\_in. It helps to select what operation has to be performed based on the opcode and those values will be written into the destination register by making write enable as 1 . If write enable is 0, then it will not write the value to the destination register.



```
# wb_mux_out = 12345678
# alu_2nd_src_mux_out = 00000007
# wb_mux_out = 87654321
# alu_2nd_src_mux_out = 00000002
# ** Note: $finish : C:/intelFPGA/17.1/msrv32_wb_mux_sel_unit_tb.v(85)
# Time: 30 ps Iteration: 0 Instance: /msrv32_wb_mux_sel_unit_tb
```