

## **W5100S Errata Sheet**

Document History

| Ver 1.0.0 (MAY. 22, 2023) | First release (erratum 1) |
|---------------------------|---------------------------|
|---------------------------|---------------------------|

© 2023 WIZnet Co., Inc. All Rights Reserved. For more information, visit our website at <a href="https://www.wiznet.io/">https://www.wiznet.io/</a>



| Erratum 1              |                                                                                                                                                                                                                       |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Phenomenon             | When SPI N bytes data Read Access operation, Data Invalid found                                                                                                                                                       |
| Condition              | When reading N bytes of data using SPI <sup>1</sup> , Data Invalid occurs over a certain clock speed after the first byte access and before the second byte access.                                                   |
|                        | In the case of W5100S SPI Read Timing, the first byte data requires a minimum delay of "6xSYS_CLK2" + 30ns" for data validation, and from the second byte, a delay of at least "3xSYS_CLK" is required between bytes. |
| Solution & Recommendat | CSn TCSS TCSN TCSN TCSN TCSN TCSN TCSN TCSN                                                                                                                                                                           |
| IOII                   | TFDR(Frist Data Ready time): 6xSYS_CLK + 30ns  TDR(Data Ready time): 3xSYS_CLK  This issue can be resolved by inserting an additional delay of at least                                                               |
|                        | "3xSYS_CLK" between bytes during SPI read access operations. (Detailed timing information can be found in <b>7.4.3 SPI Access Timing</b> in the W5100S datasheet).                                                    |

\_

<sup>&</sup>lt;sup>1</sup> The SPI provided by W5100S can access arbitrary length from 1 byte to N bytes depending on the memory size and register specified by the user.

 $<sup>^2</sup>$  The W5100S defaults to SYS\_CLK operation at 100 MHz, but clock switching allows for 25 MHz operation.