### **Sheet Resistance**

Rewrite the resistance equation to separate (L/W), the length-to-width ratio ... which is the number of "squares"  $N_{\square}$  from  $R_{\square}$ , the sheet resistance =  $(\sigma_n t)^{-1}$ 

$$R = \frac{L}{q\mu_n N_d Wt} = \left(\frac{1}{q\mu_n N_d t}\right) \frac{L}{W} = R_{\square} (L/W) = R_{\square} N_{\square}$$

The sheet resistance is under the control of the *process designer*; the number of squares is determined by the layout and is specified by the *IC designer*.

For average doping levels of  $10^{15}$  cm<sup>-3</sup> to  $10^{19}$  cm<sup>-3</sup> and a typical layer thickness of 0.5 µm, the sheet resistance ranges from 100 k $\Omega/\Box$  to 10  $\Omega/\Box$ .

Other conducting materials: (MOSIS 1 µm CMOS process

|                                            | $\Omega / \square$ |
|--------------------------------------------|--------------------|
| $n^+$ polysilicon ( $t = 500 \text{ nm}$ ) | 20                 |
| aluminum ( $t = 1 \mu m$ )                 | 0.07               |
| silicided polysilicon                      | 5                  |
| silicided source/drain diffusion           | 3                  |

# **Integrated Circuit Resistors**

■ Fabricate an n-type resistor in a p-type substrate using the process described in Chapter 2.



■ Given the sheet resistance, we need to find the number of squares for this layout L/W = 9 squares

## **Laying Out a Resistor**

■ Rough approach:

$$R \text{ known } --> N_{\square} = R / R_{\square}.$$

Select a width W (possibly the minimum to save area) --> the length  $L = W N_{\square}$  and make a rectangle  $L \times W$  in area

Add contact regions at the ends ... ignore their contribution to R

■ More careful approach: account for the contact regions and also, for corners





Measurement shows that the effective number of squares of the "dogbone" style contact region is 0.65 and for a 90° corner is 0.56.

For the resistor with L/W = 9, the contact regions add a significant amount to the total square count:

$$N_{\Box} = 9 + 2 (0.65) = 10.3$$

In design, the contact regions and the corners should be accounted for to accurately determine the layout needed to yield the desired resistance.

## **Uncertainties in IC Fabrication**

The precision of transistors and passive components fabricated using IC technology is surprisingly, *poor*!

Sources of variations:

- ion impant dose varies from point to point over the wafer and from wafer to wafer
- thicknesses of layers after annealing vary due to temperature variations across the wafer
- widths of regions vary systematically due to imperfect wafer flatness (leading to focus problems) and randomly due to raggedness in the photoresist edges after development
- etc., etc.

## **Quantifying Variations in Device Parameters**

We will write an uncertain parameter (such as the acceptor conc.) as:

$$N_a = \overline{N_a} (1 \pm \varepsilon_{N_a})$$

where  $\overline{N_a}$  is the average doping and  $\varepsilon_{N_a}$  is the normalized uncertainty

(Note - we've swept a lot of probability and statistics under the rug here)

As an example, an average acceptor concentration  $N_a = 10^{16} \, \mathrm{cm}^{-3}$  and a normalized uncertainty  $\varepsilon_{N_a} = 0.04$  means that the acceptor concentration ranges from

$$0.96 \times 10^{16} \text{cm}^{-3}$$
 to  $1.04 \times 10^{16} \text{cm}^{-3}$ 

How do variations combine to determine the variation in an IC resistor?

- assume that the variations are *independent*
- assume that the normalized uncertainty of a function of several variables is the square root of the sum of the squares of the individual uncertainties

$$\varepsilon_T = \sqrt{\varepsilon_a^2 + \varepsilon_b^2 + \varepsilon_c^2}$$

(Note - this assumes a "normal" distribution (bell curve))

## **IC Resistor Uncertainty**

$$R = \left(\frac{1}{qN_d\mu_n t}\right)\left(\frac{L}{W}\right)$$

Note that  $N_d$ ,  $\mu_n$ , t, L, and W are all subject to random variations

The average resistance is found by substituting the averages:

$$\bar{R} = \left(\frac{1}{q \overline{N_d} \overline{\mu_n} t}\right) \left(\frac{\bar{L}}{\overline{W}}\right)$$

The normalized uncertainty in resistance is found from the "sum of squares" of the normalized uncertainties in  $N_d$ ,  $\mu_n$ , t, L, and W

$$\varepsilon_R = \sqrt{\varepsilon_{N_d}^2 + \varepsilon_{\mu_n}^2 + \varepsilon_t^2 + \varepsilon_L^2 + \varepsilon_W^2}$$

This estimate is reasonable for relatively small uncertainties  $\epsilon < 0.1$  and independent variables

### **Linewidth Uncertainties**

■ Due to lithographic and etching variation, the edges of a rectangle are "ragged" - greatly exagerrated in the figure



■ The width is

$$W = \overline{W} \pm \frac{\delta}{2} \pm \frac{\delta}{2} = \overline{W} \pm \delta \quad ---> \quad W = \overline{W} \left( 1 \pm \frac{\delta}{\overline{W}} \right) = \overline{W} (1 \pm \varepsilon_W)$$

- Conclusion 1: wider resistors have smaller normalized uncertainty (since  $\delta$  is independent of width)
- Conclusion 2: the length L>>W and so its normalized uncertainty is negligible compared to that of W

# **Geometric Design Rules**

Uncertainties in the linewidth and the overlay precision of successive masks determines (in part) the rules for laying out masks



# **Electrostatics: The Key to Understanding Electronic Devices**

Physics approach: vector calculus, highly symmetrical problems

Gauss's Law: 
$$\nabla \bullet (\epsilon \vec{E}) = \rho$$

Def. of Potential: 
$$\vec{E} = -\nabla \phi$$

Poisson's Eqn.: 
$$\nabla \bullet (\epsilon(-\nabla \phi)) = \epsilon \nabla^2 \phi = \rho$$

## Device physics

Real problems (not symmetrical, complicated boundary conditions)

Gauss's Law: 
$$\frac{d(\varepsilon E)}{dx} = \rho$$

Definition of Potential: 
$$E = -\frac{d\phi}{dx}$$

Poisson's Equation: 
$$\frac{d}{dx} \left( \varepsilon \left( -\frac{d\phi}{dx} \right) \right) = -\varepsilon \frac{d^2 \phi}{dx^2} = \rho$$

# **Boundary Conditions**

1. Potential:  $\phi(x=0) = \phi(x=0)^+$ 



2. Electric Field:  $\varepsilon_1 E(x=0) + Q = \varepsilon_2 E(x=0)$ 

where Q is a surface charge (units,  $C/cm^2$ ) located at the interface for the case where Q = 0:

common materials:

$$\begin{split} & \text{silicon, } \epsilon_s = 11.7 \; \epsilon_o \\ & \text{silicon dioxide (SiO}_2), \; \epsilon_{ox} = 3.9 \; \epsilon_o \end{split}$$



### **Intuition for Electrostatics**

#### "Rules of Thumb" for sketching the solution BEFORE doing the math:

- Electric field points from positive to negative charge
- Electric field points "downhill" on a plot of potential
- Electric field is confined to a narrow charged region, in which the positive charge is balanced by an equal and opposite negative charge
- Use boundary conditions on potential or electric field to "patch" together solutions from regions having different material properties
- Gauss's law in integral form relates the electric field at the edges of a region to the charge inside. Often, the field on one side is known to be zero (e.g., because it's on the outside of the charged region), which allows the electric field at an interface to be solved for directly

### Charge density functions: only two cases needed for basic device physics

$$\rho = 0$$
 --->  $E$  constant -->  $\phi$  linear  $\rho = \rho_o$  = constant -->  $E$  linear -->  $\phi$  quadratic

 $\blacksquare$  surface or sheet charge Q is sometimes present (e.g., on the surface of good conductors); the effect on electric field can be incorporated through the boundary condition

# **Example I: Applied Electrostatics**



Sketch the electric field and the charge.



# **Example II: Applied Electrostatics**

\* Given the electric field,



Sketch the charge density and the potential





