# Digital System Design with HDL (I) Lecture 5

Dr. Ming Xu and Dr. Kain Lu Low
Dept of Electrical & Electronic Engineering
XJTLU

## In This Session

- Primitive Instantiations
- Continuous Assignments
- Procedural Statements
  - Procedural Assignment Statements

A circuit can be described using predefined modules.

```
gate_type [instance_name] (output_port, input_port {,
input_port });

gate_type # (delay) [instance_name] (output_port,
input_port {, input_port });
```

- gate\_type: the type of gate
- Instance\_name: optional.
- delay: propagation delay in time units.

Example: Structural specification of a full-adder

```
module fulladd (Cin, x, y, s, Cout);
input Cin, x, y;
output s, Cout;
wire z1, z2, z3, z4;

and And1 (z1, x, y);
and And2 (z2, x, Cin);
and And3 (z3, y, Cin);
or Or1 (Cout, z1, z2, z3);
xor Xor1 (z4, x, y);
xor Xor2 (s, z4, Cin);
endmodule
```

```
module fulladd (Cin, x, y, s, Cout);
input Cin, x, y;
output s, Cout;

and (z1, x, y);
and (z2, x, Cin);
and (z3, y, Cin);
or (Cout, z1, z2, z3);
xor (z4, x, y);
xor (s, z4, Cin);
endmodule
```

## **Gate Types**

| Name | Description                         | Usage                              |
|------|-------------------------------------|------------------------------------|
| and  | $f=(a\cdot b\cdots)$                | and $(f, a, b,)$                   |
| nand | $f = \overline{(a \cdot b \cdots)}$ | <b>nand</b> $(f, a, b,)$           |
| or   | $f=(a+b+\cdots)$                    | <b>or</b> (f, a, b,)               |
| nor  | $f = \overline{(a+b+\cdots)}$       | $\mathbf{nor}(f, a, b, \ldots)$    |
| xor  | $f=(a\oplus b\oplus\cdots)$         | $\mathbf{xor}(f, a, b, \ldots)$    |
| xnor | $f=(a\odot b\odot\cdots)$           | $\mathbf{xnor}(f, a, b, \ldots)$   |
| not  | $f = \overline{a}$                  | <b>not</b> ( <i>f</i> , <i>a</i> ) |

#### **Gate Types**

notif and bufif gates are tri-state buffers.

| Name   | Description                     | Usage                              |
|--------|---------------------------------|------------------------------------|
| buf    | f = a                           | <b>buf</b> ( <i>f</i> , <i>a</i> ) |
| notif0 | $f = (!e ? \overline{a} : `bz)$ | <b>notif0</b> (f, a, e)            |
| notif1 | $f = (e ? \overline{a} : `bz)$  | notif1 (f, a, e)                   |
| bufif0 | f = (!e ? a : `bz)              | bufif0(f, a, e)                    |
| bufif1 | f = (e ? a : `bz)               | <b>bufif1</b> ( <i>f, a, e</i> )   |

#### **Delays**

- Up to three dalays can be defined.
- Rise dalay: the output changes to 1.
- Fall delay: the output changes to 0.
- Turn-off delay: the output changes to z.



#### **Delays**

- If no delays are defined, the default delays are 0.
- If only one delay is defined, it is for all.
- If two delays are defined, they are rise and fall delays.
- If three delays are defined, they are rise, fall and turn-off delays, which can only be used for buffers.

#### **Examples**

```
and #(2) o1 (out1, a, b);
and #(2, 3) o2 (out2, a, b);
bufif0 #(5, 6, 7) o3 (out3, a, b);
```

# Continuous Assignments

- Continuous assignments model combinational logic.
- Each time a signal on the right-hand side changes, the net on the left-hand side is re-evaluated.

```
Explicit Continuous Assignment net_type [size] net_name; assign net_name = expression;
```

```
Implicit Continuous Assignment
net_type [size] net_name = expression;
```

# Continuous Assignments

## Example



```
module example 3 (x1, x2, x3, f);

input x1, x2, x3;

output f;

assign f = (x1 \& x2) | (\sim x2 \& x3);

endmodule
```

# Continuous Assignments

 Multiple assignments can be specified in one assign statement (separated by commas)

**assign** Cout = 
$$(x \& y) | (x \& Cin) | (y \& Cin),$$
  
s =  $x ^ y ^ z;$ 

 Multiple assignments can be combined with a net (wire, tri) declaration.

wire 
$$s = x ^ y$$
,  
 $c = x & y$ ;

 Countinuous assignments are concurrent statements; their ordering in the code does not matter.

## **Procedural Statements**

- Procedural statements are evaluated in the order in which they appear.
- Procedural statements must be contained in always (or initial) blocks, or function or task blocks that are called only from inside always (or initial) blocks.
- always procedural blocks process statements repeatedly.
- initial procedural blocks process statements one time.

```
always @(sensitivity_list)
[begin]
    [procedural assignment statements]
    [programming constructs]
[end]
```

- If the value of a signal in the *sensitive list* changes, all the statements are evaluated sequentially.
- The signals are separated by keyword or or comma in Verilog 2001.

- Level-sensitive always block
  - always @ (signal1 or signal2)
  - Used for combinational circuits and latches
- Edge-sensitive always block
  - always @ (posedge clk)
    - Response to positive edge of clk signal
  - always @ (negedge clk)
    - Response to negative edge of clk signal
  - Used for sequential circuits and flip-flops

#### **Example:**

a combinational logic circuit



```
module example 5(x1, x2, x3, f);
   input x1, x2, x3;
   output f;
   reg f;
   always @(x1 \text{ or } x2 \text{ or } x3)
     if (x2 == 1)
        f = x1;
      else
        f = x3;
endmodule
```

Example: D-type flip-flop



```
module flipflop (D, Clock, Q);
input D, Clock;
output Q;
reg Q;
always @(posedge Clock)
Q = D;
endmodule
```

```
Blocking assignments – evaluate in order
      begin
          Q1 = D;
          Q2 = Q1; // new Q1 goes to Q2.
      end
<=
  No-blocking assignments – evaluate in parallel
      begin
          Q1 \le D;
           Q2<= Q1; // old Q1 goes to Q2
      end
   The order of statements doesn't matter
```

- For blocking assignments, the values of variables in each statement are the new values set by any preceding statements in the always block.
- For non-blocking assignments, the values of variables are the values at the beginning of the always block.
- Although the statements inside each always block are evaluated in order, each entire always block is still like a concurrent statement.

#### Blocking and non-blocking assignments

Initially, Q1=1, Q2=0



always @ ( posedge clk) begin

$$Q1 = Q2;$$
  
 $Q2 = Q1;$ 

end

After one clk positive edge



Q1=Q2

Initially, Q1=1, Q2=0



always @ ( posedge clk) begin

$$Q1 \le Q2;$$

 $Q2 \le Q1;$ 

end

After one clk positive edge



Q1,Q2 exchange

What happens if we change the order of two statements?

**Example:** Blocking assignments

```
module example 7 3 (D, Clock, Q1, Q2);
   input D, Clock;
   output Q1, Q2;
   reg Q1, Q2;
   always @(posedge Clock)
                                        Clock
   begin
      Q1 = D;
      Q2 = Q1;
                                                              Q_2
   end
endmodule
```

**Example**: No-blocking assignments

```
module example7_4 (D, Clock, Q1, Q2);
input D, Clock;
output Q1, Q2;
reg Q1, Q2;
```

always @(posedge Clock)

begin

$$Q1 \le D;$$
  
 $Q2 \le Q1;$ 

end



endmodule

#### Recommendations

- It is better to use blocking assignments when describing combinational circuits
- It is better to using no-blocking assignments to describe sequential circuits