

#### **FEATURES AND BENEFITS**

- 40 V output rating
- Two 3.2 A DC motor drivers
- · Synchronous rectification
- Internal undervoltage lockout (UVLO)
- · Thermal shutdown circuitry
- Crossover-current protection
- Very thin profile QFN package
- Overcurrent protection
- · Low-power sleep mode
- 3.3 and 5 V compatible logic supply

Package: 36-pin QFN with exposed thermal pad 0.90 mm nominal height (suffix EV)



Not to scale

#### DESCRIPTION

The A5995 is designed to operate at voltages up to 40 V while driving two DC motors at currents up to 3.2 A. The A5995 includes a fixed off-time pulse-width modulation (PWM) regulator for current control. The DC motors are controlled using standard PHASE and ENABLE signals. Fast or slow current decay is selected via the MODE pin.

Internal synchronous rectification control circuitry is provided to improve power dissipation during PWM operation.

Protection features include thermal shutdown with hysteresis, undervoltage lockout (UVLO), crossover-current and short-circuit protection. Special power-up sequencing is not required.

The A5995 is supplied in a leadless  $6 \, \text{mm} \times 6 \, \text{mm} \times 0.9 \, \text{mm}$ ,  $36 \, \text{pin QFN}$  package with exposed power tab for enhanced thermal performance. The package is lead (Pb) free, with 100% matte-tin leadframe plating.



**Figure 1:Typical Application Circuit** 

# **DMOS Dual Full-Bridge PWM Motor Driver**

#### **SELECTION GUIDE**

| Part Number  | Packing              |  |  |  |
|--------------|----------------------|--|--|--|
| A5995GEVSR-T | 6000 pieces per reel |  |  |  |



#### **ABSOLUTE MAXIMUM RATINGS**

| Characteristic              | Symbol               | Notes                        | Rating     | Units |
|-----------------------------|----------------------|------------------------------|------------|-------|
| Load Supply Voltage         | $V_{BB}$             |                              | -0.5 to 40 | V     |
| Output Current*             | I <sub>OUT</sub>     | DC motor driver, continuous  |            | Α     |
| Logic Input Voltage Range   | V <sub>IN</sub>      |                              | -0.3 to 7  | V     |
| CENCE: Dia Valtaria         | V <sub>SENSEx</sub>  |                              | 0.5        | V     |
| SENSEx Pin Voltage          |                      | Pulsed t <sub>w</sub> < 1 µs | 2.5        | V     |
| VREFx Pin Voltage           | V <sub>REFx</sub>    |                              | 2.5        | V     |
| Operating Temperature Range | T <sub>A</sub>       | Range G                      | -40 to 105 | °C    |
| Junction Temperature        | T <sub>J</sub> (max) |                              | 150        | °C    |
| Storage Temperature Range   | T <sub>stg</sub>     |                              | -55 to 150 | °C    |

<sup>\*</sup> May be limited by duty cycle, ambient temperature, and heat sinking. Under any set of conditions, do not exceed the specified current rating or a Junction Temperature of 150°C.

#### THERMAL CHARACTERISTICS: May require derating at maximum conditions

| Characteristic             | Symbol         | Test Conditions                                 | Min. | Units |
|----------------------------|----------------|-------------------------------------------------|------|-------|
| Package Thermal Resistance | $R_{	heta JA}$ | EV package, 4-layer PCB based on JEDEC standard | 27   | °C/W  |







#### **Functional Block Diagram**





ELECTRICAL CHARACTERISTICS $^1$ : Valid at  $T_A = 25$  °C,  $V_{BB} = 40$  V, unless otherwise noted

| Characteristics                   | Symbol                   | Test Conditions                                                                  | Min. | Typ.2 | Max. | Units |
|-----------------------------------|--------------------------|----------------------------------------------------------------------------------|------|-------|------|-------|
| Load Supply Voltage Range         | V <sub>BB</sub>          | Operating                                                                        | 8    | _     | 40   | V     |
| Output On Business                | R <sub>DS(on)</sub>      | Source driver, I <sub>OUT</sub> = -1.2 A, T <sub>J</sub> = 25°C                  | _    | 250   | 300  | mΩ    |
| Output On-Resistance              |                          | Sink driver, I <sub>OUT</sub> = 1.2 A, T <sub>J</sub> = 25°C                     | _    | 240   | 300  | mΩ    |
| V <sub>f</sub> , Outputs          |                          | I <sub>OUT</sub> = 1.2 A                                                         | _    | _     | 1.2  | V     |
| Output Leakage                    | I <sub>DSS</sub>         | Outputs, V <sub>OUT</sub> = 0 to V <sub>BB</sub>                                 | -20  | _     | 20   | μA    |
|                                   |                          | I <sub>OUT</sub> = 0 mA, outputs on, f <sub>PWM</sub> = 50 kHz, duty cycle = 50% | _    | _     | 23   | mA    |
| VBB Supply Current                | I <sub>BB</sub>          | Outputs off                                                                      | _    | 11.7  | 14   | mA    |
|                                   |                          | Sleep mode                                                                       | -10  | < 1   | 10   | μΑ    |
| Output Driver Slew Rate           | SR <sub>OUT</sub>        | 10% to 90%                                                                       | 50   | 100   | 150  | ns    |
| Control Logic                     |                          |                                                                                  |      |       | •    |       |
| Lania lanut Valtana               | V <sub>IN(1)</sub>       |                                                                                  | 2    | _     | _    | V     |
| Logic Input Voltage               | V <sub>IN(0)</sub>       |                                                                                  | _    | _     | 0.8  | V     |
| Logic Input Current               | I <sub>IN</sub>          | V <sub>IN</sub> = 0 to 5 V                                                       | -20  | < 1   | 20   | μA    |
| Input Hysteresis                  | V <sub>hys</sub>         |                                                                                  | 150  | 300   | 500  | mV    |
| Sleep Rising Threshold            | V <sub>SLEEPn(r)</sub>   |                                                                                  | 2.5  | 2.7   | 2.95 | V     |
| Sleep Falling Threshold           | V <sub>SLEEPn(f)</sub>   |                                                                                  | _    | 2.4   | _    | V     |
| Sleep Hysteresis                  | V <sub>SLEEPn(hys)</sub> |                                                                                  | 250  | 325   | 450  | mV    |
| Sleep Input Current               | I <sub>SLEEPn</sub>      |                                                                                  | _    | 100   | 150  | μA    |
|                                   | t <sub>pd</sub>          | PWM change to source on                                                          | 550  | 700   | 1000 | ns    |
| Daniel and the Delevi Time        |                          | PWM change to source off                                                         | 35   | _     | 450  | ns    |
| Propagation Delay Times           |                          | PWM change to sink on                                                            | 550  | 700   | 1000 | ns    |
|                                   |                          | PWM change to sink off                                                           | 35   | _     | 450  | ns    |
| Crossover Delay                   | t <sub>CD</sub>          |                                                                                  | 250  | 425   | 1000 | ns    |
| Blank Time (DC motor driver)      | t <sub>BLANK</sub>       |                                                                                  | 2.5  | 3.2   | 4    | μs    |
| VREFx Pin Input Voltage Range     | V <sub>REFx</sub>        | Operating                                                                        | 0    | _     | 1.5  | V     |
| VREFx Pin Reference Input Current | I <sub>REF</sub>         | V <sub>REF</sub> = 1.5 V                                                         | _    | _     | ±1   | μΑ    |
| Current Trip-Level Error          | V <sub>ERR</sub>         | V <sub>REF</sub> = 1.5 V                                                         | -5   | _     | 5    | %     |
| Protection Circuits               |                          |                                                                                  |      |       |      |       |
| VBB UVLO Threshold                | V <sub>UV(VBB)</sub>     | V <sub>BB</sub> rising                                                           | 7.3  | 7.6   | 7.9  | V     |
| VBB Hysteresis                    | V <sub>UV(VBB)hys</sub>  |                                                                                  | 400  | 500   | 600  | mV    |
| Overcurrent Protection Threshold  | I <sub>OVP</sub>         |                                                                                  | 3.2  | _     | _    | А     |
| Thermal Shutdown Temperature      | T <sub>JTSD</sub>        |                                                                                  | 155  | 165   | 175  | °C    |
| Thermal Shutdown Hysteresis       | T <sub>JTSDhys</sub>     |                                                                                  | _    | 15    | _    | °C    |

<sup>&</sup>lt;sup>1</sup> For input and output current specifications, negative current is defined as coming out of (sourcing) the specified device pin.



<sup>&</sup>lt;sup>2</sup> Typical data are for initial design estimations only, and assume optimum manufacturing and application conditions. Performance may vary for individual units, within the specified maximum and minimum limits.

 $<sup>^{3}</sup>V_{ERR} = [(V_{REF}/3) - V_{SENSE}] / (V_{REF}/3).$ 

# **DMOS Dual Full-Bridge PWM Motor Driver**

#### **DC Control Logic**

| PHASE | ENABLE | MODE | 3 × V <sub>S</sub> > V <sub>REF</sub> | OUTA | OUTB | Function                  |
|-------|--------|------|---------------------------------------|------|------|---------------------------|
| 1     | 1      | 1    | false                                 | Н    | L    | Forward (slow decay SR)   |
| 1     | 1      | 0    | false                                 | Н    | L    | Forward (fast decay SR)   |
| 0     | 1      | 1    | false                                 | L    | Н    | Reverse (slow decay SR)   |
| 0     | 1      | 0    | false                                 | L    | Н    | Reverse (fast decay SR)   |
| Х     | 0      | 1    | Х                                     | L    | L    | Brake (slow decay SR)     |
| 1     | 0      | 0    | Х                                     | L    | Н    | Fast decay SR*            |
| 0     | 0      | 0    | Х                                     | Н    | L    | Fast decay SR*            |
| Х     | 1      | 1    | true                                  | L    | L    | OCL chop / slow decay SR  |
| 1     | 1      | 0    | true                                  | L    | Н    | OCL chop / fast decay SR* |
| 0     | 1      | 0    | true                                  | Н    | L    | OCL chop / fast decay SR* |

<sup>\*</sup> To prevent reversal of current during fast decay SR - the outputs will go to the high-impedance state as the current gets near zero.



#### **FUNCTIONAL DESCRIPTION**

#### **Device Operation**

The A5995 is designed to operate two DC motors. The currents in each of the full bridges, all N-channel DMOS, are regulated with fixed off-time pulse-width-modulated (PWM) control circuitry. The peak current in each full bridge is set by the value of an external current sense resistor,  $R_{\rm Sx}$ , and a reference voltage,  $V_{\rm REFx}$ .

#### **Internal PWM Current Control**

Each full-bridge is controlled by a fixed off-time PWM current control circuit that limits the load current to a user-specified value,  $I_{TRIP}$ . Initially, a diagonal pair of source and sink DMOS outputs are enabled and current flows through the motor winding and  $R_{Sx}$ . When the voltage across the current sense resistor equals the voltage on the VREFx pin, the current sense comparator resets the PWM latch, which turns off the source driver.

The maximum value of current limiting is set by the selection of R<sub>S</sub> and the voltage at the VREF input with a transconductance function approximated by:

$$I_{TripMax} = V_{REF} / (3 \times R_S)$$

Note: It is critical to ensure that the maximum rating of  $\pm 500$  mV on each SENSEx pin is not exceeded.

#### **Fixed Off-Time**

The internal PWM current control circuitry uses a one-shot circuit to control the time the drivers remain off. The one-shot off-time,  $t_{\rm off}$ , is internally set to 30  $\mu s$ .

#### **Blanking**

This function blanks the output of the current sense comparator when the outputs are switched by the internal current control circuitry. The comparator output is blanked to prevent false detections of overcurrent conditions, due to reverse recovery currents of the clamp diodes, or to switching transients related to the capacitance of the load. DC motors require more blank time than stepper motors. The driver blank time,  $t_{BLANK}$ , is approximately 3  $\mu s$ .

#### Phase Input (PHASEx)

The state of the PHASEx input determines the direction of rotation of the motor.

#### **Control Logic**

DC motor commutation is accomplished by applying a PWM signal together with the PHASE or ENABLE inputs. Fast or slow current decay during the off-time is selected via the MODE pin. Synchronous rectification is always active regardless of the state of the MODE pin.

#### Charge Pump (CP1 and CP2)

The charge pump is used to generate a gate supply greater than  $V_{BB}$  in order to drive the source-side DMOS gates. A 0.1  $\mu F$  ceramic capacitor should be connected between CP1 and CP2 for pumping purposes. A 0.1  $\mu F$  ceramic capacitor is required between VCP and VBBx to act as a reservoir to operate the high-side DMOS devices.

#### Sleep Mode

To minimize power consumption when not in use, the A5995 can be put into Sleep Mode by bringing the SLEEPn pin low. Sleep Mode disables much of the internal circuitry, including the charge pump.

#### **Overcurrent Protection**

An overcurrent monitor protects the A5995 from damage due to output shorts. If a short is detected, the A5995 latches the fault and disables the outputs. The latched fault can only be cleared by cycling the power to VBB or by putting the device in Sleep Mode. During OCP events, Absolute Maximum Ratings may be exceeded for a short period of time before outputs are latched off.

#### Shutdown

In the event of a fault (excessive junction temperature, or low voltage on VCP), the outputs of the device are disabled until the fault condition is removed. At power-up, the undervoltage lock-out (UVLO) circuit disables the drivers.

#### Synchronous Rectification

When a PWM off cycle is triggered by an internal fixed off-time cycle, load current will recirculate. The A5995 synchronous rectification feature will turn on the appropriate MOSFETs during the current decay. This effectively shorts the body diode with the low  $R_{\rm DS(on)}$  driver. This significantly lowers power dissipation. When a zero current level is detected, synchronous rectification is turned off to prevent reversal of the load current.



## **DMOS Dual Full-Bridge PWM Motor Driver**

#### **MODE**

Control input MODE is used to toggle between fast decay mode and slow decay mode for the DC driver. A logic high puts the device in slow decay mode. Synchronous rectification is always enabled when ENABLE is low.

#### **Braking**

Driving the device in slow decay mode via the MODE pin and applying an ENABLE chop command implements the Braking function. Because it is possible to drive current in both directions through the DMOS switches, this configuration effectively shorts the motor-generated BEMF as long as the ENABLE chop mode is asserted. The maximum current can be approximated by  $V_{\rm BEMF}/R_{\rm L}$ . Care should be taken to ensure that the maximum ratings of the device are not exceeded in worst-case braking situations: high speed and high inertia loads.



# LOGIC TIMING DIAGRAM, DC DRIVER ENB PH MODE OUTA OUTB 0 V $I_{\text{OUT}}$ 0 A · · 3 6 8 9 OutB



Charge Pump and VREG Power-up Delay (≈200 µs)

#### APPLICATIONS INFORMATION

#### **Motor Configurations**

For applications that require either a stepper/DC motor driver or dual stepper motor driver, Allegro offers the A5989 and A5988. These devices are offered in the same QFN package as the A5995. The A5988 is capable of driving two bipolar stepper motors at output currents up to 1.2 A. The stepper control logic is industry-standard parallel communication. Refer to the Allegro website for datasheets and further information about those devices.

#### Layout

The printed circuit board should use a heavy groundplane. For optimum electrical and thermal performance, the A5995 must be soldered directly onto the board. On the underside of the A5995 package is an exposed pad, which provides a path for enhanced thermal dissipation. The thermal pad should be soldered directly to an exposed surface on the PCB. Thermal vias are used to transfer heat to other layers of the PCB.

#### Grounding

In order to minimize the effects of ground bounce and offset issues, it is important to have a low-impedance single-point ground, known as a *star ground*, located very close to the device. By making the connection between the exposed thermal pad and the groundplane directly under the A5995, that area becomes an ideal location for a star ground point.

A low-impedance ground will prevent ground bounce during high-current operation and ensure that the supply voltage remains stable at the input terminal. The recommended PCB layout shown in the diagram below, illustrates how to create a star ground under the device, to serve both as low-impedance ground point and thermal path.

The two input capacitors should be placed in parallel, and as close to the device supply pins as possible. The ceramic capacitor should be closer to the pins than the bulk capacitor. This is necessary because the ceramic capacitor will be responsible for delivering the high-frequency current components.

#### **Sense Pins**

The sense resistors, RSx, should have a very low-impedance path to ground, because they must carry a large current while supporting very accurate voltage measurements by the current sense comparators. Long ground traces will cause additional voltage drops, adversely affecting the ability of the comparators to accurately measure the current in the windings. As shown in the layout below, the SENSEx pins have very short traces to the RSx resistors and very thick, low-impedance traces directly to the star ground underneath the device. If possible, there should be no other components on the sense circuits.

Note: When selecting a value for the sense resistors, be sure not to exceed the maximum voltage on the SENSEx pins of  $\pm 500$  mV.





Figure 2: Printed circuit board layout with typical application circuit, shown at right. The copper area directly under the A5995 (U1) is soldered to the exposed thermal pad on the underside of the device. The thermal vias serve also as electrical vias, connecting it to the ground plane on the other side of the PCB, so the two copper areas together form the star ground.





#### **Pinout Diagram**

#### **Terminal List Table**

| Number    | Name            | Description                                                                 |  |  |  |
|-----------|-----------------|-----------------------------------------------------------------------------|--|--|--|
| 1         | NC              | No Connect                                                                  |  |  |  |
| 2 OUT1A   |                 | DMOS Full Bridge 1 Output A                                                 |  |  |  |
| 3         | SENSE1          | Sense Resistor Terminal for Bridge 1                                        |  |  |  |
|           |                 | DMOS Full Bridge 1 Output B                                                 |  |  |  |
| 5         | VBB             | Load Supply Voltage                                                         |  |  |  |
| 6         | OUT1B           | DMOS Full Bridge 1 Output B                                                 |  |  |  |
| 7         | SENSE1          | Sense Resistor Terminal for Bridge 1                                        |  |  |  |
| 8         | OUT1A           | DMOS Full Bridge 1 Output A                                                 |  |  |  |
| 9         | NC              | No Connect                                                                  |  |  |  |
| 10        | PHASE2          | Control Input                                                               |  |  |  |
| 11        | SLEEPn          | Active-Low Sleep Mode Input                                                 |  |  |  |
| 12        | NC              | No Connect                                                                  |  |  |  |
| 13        | VREF1           | Analog Input                                                                |  |  |  |
| 14        | VREF2           | Analog Input                                                                |  |  |  |
| 15        | NC              | No Connect                                                                  |  |  |  |
| 16        | GND             | Ground                                                                      |  |  |  |
| 17 PHASE1 |                 | Control Input                                                               |  |  |  |
| 18        | GND             | Ground                                                                      |  |  |  |
| 19        | NC              | No Connect                                                                  |  |  |  |
| 20        | OUT2A           | DMOS Full Bridge 2 Output A                                                 |  |  |  |
|           |                 | Sense Resistor Terminal for Bridge 2                                        |  |  |  |
| 22        | OUT2B           | DMOS Full Bridge 2 Output B                                                 |  |  |  |
| 23        | VBB             | Load Supply Voltage                                                         |  |  |  |
| 24        | OUT2B           | DMOS Full Bridge 2 Output B                                                 |  |  |  |
| 25        | SENSE2          | Sense Resistor Terminal for Bridge 2                                        |  |  |  |
| 26        | OUT2A           | DMOS Full Bridge 2 Output A                                                 |  |  |  |
| 27        | MODE2           | Control Input                                                               |  |  |  |
| 28        | MODE1           | Control Input                                                               |  |  |  |
| 29        | NC              | No Connect                                                                  |  |  |  |
| 30        | GND             | Ground                                                                      |  |  |  |
| 31        | V <sub>CP</sub> | Reservoir Capacitor Terminal                                                |  |  |  |
| 32        | CP <sub>1</sub> | Charge Pump Capacitor Terminal                                              |  |  |  |
| 33        | CP <sub>2</sub> | Charge Pump Capacitor Terminal                                              |  |  |  |
| 34        | GND             | Ground                                                                      |  |  |  |
| 35        | ENABLE1         | Control Input                                                               |  |  |  |
| 36        | ENABLE2         | Control Input                                                               |  |  |  |
| _         | PAD             | Exposed pad for enhanced thermal performance. Should be soldered to the PCB |  |  |  |



#### PACKAGE OUTLINE DRAWING





All dimensions nominal, not for tooling use (reference JEDEC MO-220VJJD-3, except pin count) Dimensions in millimeters Exact case and lead configuration at supplier discretion within limits shown

A Terminal #1 mark area

Exposed thermal pad (reference only, terminal #1 identifier appearance at supplier discretion)

Reference land pattern layout (reference IPC7351
QFN50P600X500X100-37V1M); All pads a minimum of 0.20 mm from all adjacent pads; adjust as necessary to meet application process requirements and PCB layout tolerances; when mounting on a multilayer PCB, thermal vias at the exposed thermal pad land can improve thermal dissipation (reference EIA/JEDEC Standard JESD51-5)

Coplanarity includes exposed thermal pad and terminals

EV Package, 36-Pin QFN with Exposed Thermal Pad



# **DMOS Dual Full-Bridge PWM Motor Driver**

#### **Revision History**

| Number | Date           | Description                   |
|--------|----------------|-------------------------------|
| _      | June 20, 2016  | Initial release               |
| 1      | July 29, 2016  | Updated Selection Guide table |
| 2      | April 20, 2020 | Minor editorial updates       |

Copyright 2020, Allegro MicroSystems.

Allegro MicroSystems reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

Copies of this document are considered uncontrolled documents.

For the latest version of this document, visit our website: www.allegromicro.com

