## Detailed description of the implementation

### Decoder.v

- list of control signals should be of each instruction
  - R-type
    - RegWrite = 1
    - ALUOp = 10
  - addi
    - RegWrite = 1
    - WriteBack1 = 1
    - ALUOp = 00
  - Load
    - RegWrite = 1
    - WriteBack0 = 1
    - MemRead = 1
    - ALUSrcB = 1
    - ALUOp = 00
  - Store
    - WriteBack0 = 1
    - MemWrite = 1
    - ALUSrcB = 1
    - ALUOp = 00
  - Branch

- Branch = 1
- ALUOp = 01
- JAL
  - RegWrite = 1
  - Jump = 1
  - WriteBack1 = 1
  - ALUOp = 11
- JALR
  - RegWrite = 1
  - Jump = 1
  - WriteBack1 = 1
  - ALUSrcA = 1
  - ALUOp = 11
- · list of instructions of each control signal
  - RegWrite (set to 1)
    - R-type, addi, Load, JAL, JALR
  - Branch (set to 1)
    - Branch
  - Jump (set to 1)
    - JAL, JALR
  - WriteBack1 (set to 1)
    - JAL, JALR
  - WriteBack0 (set to 1)
    - Load, Store
  - MemRead (set to 1)
    - Load

- MemWrite (set to 1)
  - Store
- ALUSrcA (set to 1)
  - JALR
- ALUSrcB (set to 1)
  - addi, Load, Store
- ALUOp (set to 00, 01, 10, 11)
  - **•** 00
    - addi, Load, Store
  - **01** 
    - Branch
  - **1**0
    - R-type
  - **1**1
    - JAL, JALR

```
assign RegWrite = (instr_i == 7'b0110011 \mid | instr_i == 7'b0010011 \mid |
                   instr_i == 7'b0000011 || instr_i == 7'b1101111 ||
                   instr_i == 7'b1100111)? 1'b1: 1'b0;
assign Branch = (instr_i == 7'b1100011)? 1'b1:1'b0;
assign Jump = (instr_i == 7'b1101111 || instr_i == 7'b1100111)? 1'b1:1'b0;
assign WriteBack1 = (instr_i == 7'b1101111 || instr_i == 7'b1100111)? 1'b1:1'b0;
assign WriteBack0 = (instr_i == 7'b0000011 || instr_i == 7'b0100011)? 1'b1:1'b0;
assign MemRead = (instr_i == 7'b0000011)?1'b1:1'b0;
assign MemWrite = (instr_i == 7'b0100011)?1'b1:1'b0;
assign ALUSrcA = (instr_i == 7'b1100111)?1'b1:1'b0; // jalr
assign ALUSrcB = (instr_i == 7'b0010011 || instr_i == 7'b0000011 ||
                  instr_i == 7'b0100011)?1'b1:1'b0;
assign ALUOp = (instr_i == 7'b0010011 || instr_i == 7'b0000011 ||
                instr_i == 7'b0100011)? 2'b00:
               (instr_i == 7'b1100011)?2'b01:
               (instr_i == 7'b0110011)?2'b10:2'b11;
```

## Imm\_Gen.v

• The uppercase variable I, s, B, J are used to determine which type of immediate we should use for the instruction.

```
I: addi, load, jalrS: storeB: branchJ: jal
```

• Generate the immediate value depends on opcode for each instruction base on the table:

| 31       | 30          | 20       | 19          | 12 | 11      | 10     | 5      | 4      | 1     | 0        |             |
|----------|-------------|----------|-------------|----|---------|--------|--------|--------|-------|----------|-------------|
|          |             | — inst[3 | 51] —       |    |         | inst[3 | 30:25] | inst[2 | 4:21] | inst[20] | I-immediate |
|          |             | -        |             |    | -       |        |        |        |       |          | ,           |
|          |             | — inst[3 | 51] —       |    |         | inst[3 | 30:25] | inst[  | 11:8] | inst[7]  | S-immediate |
|          |             |          |             |    |         |        |        |        |       |          | ,           |
|          | $-\inf[31]$ |          |             |    |         | inst[3 | 30:25] | inst[  | 11:8] | 0        | B-immediate |
|          |             |          |             |    |         |        |        |        |       |          | ,           |
| inst[31] | ins         | t[30:20] | inst[19:12] |    |         |        | — (    | ) —    |       |          | U-immediate |
|          |             |          |             |    |         |        |        |        |       |          |             |
|          | $-\inf[3$   | 1] —     | inst[19:12] | i  | nst[20] | inst[3 | 30:25  | inst[2 | 4:21  | 0        | J-immediate |

```
wire [31:0]i,s,b,j;
assign i[11:0] = instr_i[31:20];
assign i[31:12] = {20{instr_i[31]}};

assign s[4:0] = instr_i[11:7];
assign s[11:5] = instr_i[31:25];
assign s[31:12] = {20{instr_i[31]}};

assign b[0] = 1'b0;
assign b[11:1] = {instr_i[7], instr_i[30:25], instr_i[11:8]};
assign b[31:12] = {20{instr_i[31]}};

assign j[19:0] = {instr_i[19:12], instr_i[20], instr_i[30:25], instr_i[24:21], 1'b0};
assign j[31:20] = {12{instr_i[31]}};
```

• Output immediate value by I, S, B, J.

```
always@(*)begin
  if(I==1'b1)begin
    Imm_Gen_o = i;
end
else if(S==1'b1)begin
    Imm_Gen_o = s;
end
else if(B==1'b1)begin
    Imm_Gen_o = b;
end
else if(J==1'b1)begin
    Imm_Gen_o = j;
end
else if(J==1'b1)begin
    Imm_Gen_o = j;
end
```

## ALU\_Ctrl.v

Branch

• instr = the 30th and 14th-12th bits(func3) in instruction

```
    (ALUOp == 10): R-type
    (instr == 0000): add
    (instr == 1000): sub
    (instr == 0111): and
    (instr == 0100): exclusive or
    (instr == 0010): slt
    (instr == 0001): shift left
    (instr == 1101): shift right
    (ALUOp == 00): add
    addi, Load, Store
    (ALUOp == 01): sub
```

- (ALUOp == 11): do not care
  - JAL, JALR

### alu.v

assign zero bit

```
assign Zero = ((ALU_control != 4'b0100)&& (ALU_control != 4'b0101) &&
(ALU_control != 4'b0011) && (rst_n==1'b1))? ~(|result): 1'b0;
```

other code is the same as lab3

## Simple\_Single\_CPU.v

we declare some wire as the following usage

```
RSdata_o; rs1

RTdata_o; rs2

PCReg_i; store pc or rs1(for jalr), select by MUX_ALUSTCA

PCSrc_i; pc source when branch == 1

ADD4_o; store pc + 4

alu_i2; second alu input, select by MUX_ALUSTCB

ALUresult; alu result, as the input of Data_Memory and

MUX_WriteBack0

Mem_o; store the output of Data_Memory
```

```
wb0; store the output of mux_writeBack0 , and be used to
MUX_writeBack1
```

- PC
  - input
    - clk\_i
    - rst\_i
    - pc\_i: the result from MUX\_PCSrc, as the previous PC value
  - output
    - pc\_o : be the input of IM and Adder\_PCPlus4

- Adder\_PCPlus4:
  - input:
    - pc\_o: the current PC value
    - imm\_4: an integer 4
  - output
    - ADD4\_o: the result of pc + 4, be the input of MUX\_PCSrc and MUX\_WriteBack1

- IM
  - input

pc\_o: the current PC value

#### output

instr : instruction

```
Instr_Memory IM(
    .addr_i(pc_o),
    .instr_o(instr)
);
```

#### • RF

input

```
clk_i
```

- rst\_i
- instr[19:15] rs1
- instr[24:20] : rs2
- instr[11:7] : ro
- RegWriteData: the selected result from MUX\_WriteBack1
- RegWrite: control signal from Decoder

#### output

- RSdata\_o: rs1 output
- RTdata\_o: rs2 output

```
Reg_File RF(
    .clk_i(clk_i),
    .rst_i(rst_i),
    .RSaddr_i(instr[19:15]),
    .RTaddr_i(instr[24:20]),
    .RDaddr_i(instr[11:7]),
    .RDdata_i(RegWriteData),//?
    .RegWrite_i(RegWrite),
    .RSdata_o(RSdata_o),
    .RTdata_o(RTdata_o)
);
```

#### Decoder

- input
  - instr[6:0]: opcode of the instruction
- output
  - Regwrite: control signal generated by Decoder
  - Branch: control signal generated by Decoder
  - Jump: control signal generated by Decoder
  - WriteBack1: control signal generated by Decoder
  - WriteBack0: control signal generated by Decoder
  - MemRead: control signal generated by Decoder
  - MemWrite: control signal generated by Decoder
  - ALUSTCA: control signal generated by Decoder
  - ALUSTCB: control signal generated by Decoder
  - ALUOp: control signal generated by Decoder

```
Decoder Decoder(
    .instr_i(instr[6:0]),
    .RegWrite(RegWrite),
    .Branch(Branch),
    .Jump(Jump),
    .WriteBack1(WriteBack1),
    .WriteBack0(WriteBack0),
    .MemRead(MemRead),
    .MemWrite(MemWrite),
    .ALUSrcA(ALUSrcA),
    .ALUSrcB(ALUSrcB),
    .ALUOp(ALUOp)
);
```

#### ImmGen

- input
  - instr : instruction
- output

■ Imm\_Gen\_o: immediate value generated by Imm\_Gen.

```
Imm_Gen ImmGen(
    .instr_i(instr),
    .Imm_Gen_o(Imm_Gen_o)
);
```

- ALU Ctrl
  - input
    - ALUControlln: the 30th and 14th-12th bits in instruction
    - ALUOp: control signal from Decoder
  - output
    - ALUControlout: output of alu control, used in alu.

```
ALU_Ctrl ALU_Ctrl(
    .instr(ALUControlIn),
    .ALUOp(ALUOp),
    .ALU_Ctrl_o(ALUControlOut)
);
```

- MUX ALUSrcA
  - input
    - pc\_o: the current PC value
    - RSdata\_o: rs1
    - ALUSTCA: control signal from Decoder
  - output
    - PCReg\_i: Selected result, used in Adder\_PCReg

```
MUX_2to1 MUX_ALUSrcA(
    .data0_i(pc_0),
    .data1_i(RSdata_0),
    .select_i(ALUSrcA),
    .data_o(PCReg_i)
);
```

- Adder\_PCReg
  - input
    - PCReg\_i: result from MUX\_ALUSTCA, determine which one should be add
    - Imm\_Gen\_o: immediate value generated by Imm\_Gen
  - output
    - PCSrc\_i: PC value generated by adder, used in the input of MUX\_PCSrc

```
Adder Adder_PCReg(
    .src1_i(PCReg_i),
    .src2_i(Imm_Gen_o),
    .sum_o(PCSrc_i)
);
```

- MUX PCSrc
  - input
    - ADD4\_0: the result of pc + 4, generated by Adder\_PCPlus4
    - PCSrc\_i: PC value generated by Adder\_PCReg
    - PCSrc: control signal from Decoder
  - output
    - pc\_i: the the previous pc value in next instruction

```
MUX_2to1 MUX_PCSrc(
    .data0_i(ADD4_o),
    .data1_i(PCSrc_i),
    .select_i(PCSrc),
    .data_o(pc_i)
);
```

- MUX ALUSrcB
  - input
    - RTdata\_o: rs2

- Imm\_Gen\_o: immediate value generated by Imm\_Gen
- ALUSTCB: control signal from Decoder
- output
  - alu\_i2: the selected result, used as one of the alu input

```
MUX_2to1 MUX_ALUSrcB(
    .data0_i(RTdata_o),
    .data1_i(Imm_Gen_o),
    .select_i(ALUSrcB),
    .data_o(alu_i2)
);
```

- alu
  - input
    - rst\_i
    - RSdata\_o: first input of alu, rs1
    - alu\_i2: second input of alu, generated from MUX\_ALUSTCB
    - ALUControlout : control signal from ALU\_ctrl
  - output
    - zero: zero bit
    - ALUresult : result of alu

```
alu alu(
    .rst_n(rst_i),
    .src1(RSdata_o),
    .src2(alu_i2),
    .ALU_control(ALUControlOut),
    .Zero(Zero),
    .result(ALUresult)
);
```

- Data\_Memory
  - input

```
clk_i
```

ALUresult: the result of alu from alu

```
■ RTdata_o: rs2
```

- MemRead : control signal from Decoder
- MemWrite: control signal from Decoder

#### output

■ Mem\_o: data read

```
Data_Memory Data_Memory(
    .clk_i(clk_i),
    .addr_i(ALUresult),
    .data_i(RTdata_o),
    .MemRead_i(MemRead),
    .MemWrite_i(MemWrite),
    .data_o(Mem_o)
);
```

#### • MUX\_WriteBack0

- input
  - ALUresult: the result of alu from alu
  - Mem\_o : data read from Data\_Memory
  - WriteBack0: Control signal from Decoder

#### output

■ WB0: selected by mux, used in MUX\_WriteBack1

```
MUX_2to1 MUX_WriteBack0(
    .data0_i(ALUresult),
    .data1_i(Mem_0),
    .select_i(WriteBack0),
    .data_o(WB0)
);
```

#### • MUX\_WriteBack1

- input
  - WB0: selected result by MUX\_WriteBack0
  - ADD4\_o: the result of pc + 4, generated by Adder\_PCPlus4
  - WriteBack1: Control signal from Decoder
- output
  - RegwriteData: the data selected by mux, used in RF

```
MUX_2to1 MUX_WriteBack1(
    .data0_i(WB0),
    .data1_i(ADD4_0),
    .select_i(WriteBack1),
    .data_o(RegWriteData)
);
```

## Implementation results

## Problems encountered and solutions

- 1. 在實做 JAL 的部份時,不小心跟 I-type 的 JALR 搞混,debug 很久後發現是 Imm Gen 的部份寫爛了。
- 2. 一開始 alu\_ctrl 忘了考慮 slt,於是就爛掉了。找後問題且修正後就成功通過 testbench 了。
- 3. 寫 Simple\_Single\_CPU 時,接線接到眼睛快脫窗为qq,好在仔細檢查後,最後有成功動起來。
- 4. 一個一個看 decoder 要接去哪個 MUX,在哪個指令要設哪些 control signal,有點累。

Group 33

組員:109550168 林慧旻,109550042 林律穎