OBJECTIVE
Study of binary Alders

A. Half Adder

B. Bull Adder

### THEORY

#### ADDER

in electronics, on adder or summer is a digital circuit that performs addition of numbers, in many computers & after kinds of processor, adders are used not only in the arithemetic lagic unit (s) but also in other parts of the processor, where they are used to colculate addresses, table indicies, and simple.

# HALF ADDER

May odder is a combinational arithmetic circuit that adds two as numbers a produce a sum birt (s) & carry bit (c) as the output.

If A&B are the input birts, then sum birts) is the x-or of A&B & the carry bit (c) will be the AND of A&B. From this it is clear that a half adder sur circuit con be easily constructed using 1 x-or gate & 1 AND gate. Half solder is the simplest of all adder circuit, but it has a major disadvantage. The half adder con add only two birts (A&B) & has nothing to do outh the carry if there is any in the input. So if the input to a half adder have a carry, then it will be neglected it & adds only the A&B bits. It was means the binary addition process is not complete & that why it is called a half adder.

1daram)

# A. HALF ADDER



| Input 1 X | Input 2 | Thearetical |       | Cractical |       |
|-----------|---------|-------------|-------|-----------|-------|
|           |         | Sum         | Carry | Sum       | Carry |
| 0         | 6       | 0           | 6     | 0         | -     |
| 0         | 1       | and the     | 0     | 0         | 0     |
| 1         | 0       |             | 17-10 | A THE     | 0     |
| 1         | 1       | 0           | 0     |           | 0     |
| -         |         | 0           | 1     |           |       |

FULL ADDER

This type of odder is a little more difficult to implement thon a half adder. The main diffrence between a half odder & a full adder is that the full adder has 3 inputs & true outputs. The first two inputs are A&B & the third input is on input corry designated as CIN. When a full adder lagic is designated we will be able to string eight of them together to create a byte wide adder & assade the carry bit from one adder to the next. The output corry is disignated COUT & in the normal output is designated as S. Johe a look at the truth table.

A. HALF ADDER

EQUIPMENT NEEDED

Components

auntity

1 IC 7408 2 input AND gate

@ IC 7486 2 input XOR gate

PROCEDURE

When Switch is presed it indicates switch is in "HIGH" position.
When Switch is impresed it indicates switch is in "LOW" position

- 1) Make commetions on bread board as shown in figure
  2) Commet +5 v to pin no. 14 & GND to pin no 7 of IC 7408 2
- 3) Connect inputs X & Y (pins 122) of AND & XOR gate to the
- input switches 10 > 11 respectively.

  4) Connect Sum(s) & Carry (c) to 00 & 01 of 10 bit LED indicator, respectively



- 5) Switch ON the kit.
- 6) Set the input switch 50 & SI initially to LOW position.
  7) Observe outputs S & C on LED LO & LI of 10 bits LED indicates. respectively.
- 8) Observe the output for different input combination as chaven in truth table.
- 9) verify truth table.

# B. FULL ADDER

# EQUIPMENT NEEDED

components

quantity

- 1 IC 7403 2 input AND gute
- 3 IC 7432 2 input OR gate
- @ IC 7486 2 input NOR gate

- 1) Make connections on bood board as shown in figure.
- 2) Connect +5v to pin 14 & GND to pin 7 of IC 7408, 7432 2 7486
- 3) Compact inputs X & > (pins 12) of AND & XOR gate to the inputs suitches I2 & I3. respectively.
- 4) Connect C: to input switch I'm as shown in jigure
- 5) Connect Sum (5) & Carry out (CO) to 02 & 03 of 10 bit LED display, respectively.
- 6) suntch ON the Rit.
- 7) Set the input switches 52, 53, 254 initially to law position.

- 8) Observe output S& Co on ted L2 & L3 of 10 bits LED display, respectively.

  9) Observe the output for different input combination we shown in
- truth table
- 10) Verify truth table

OBSERVATION AND RESULT Full adder con be implemented using two half adder. Adders are studied & truth tables are verified. onclusion:

Full Adder con be implemented using Two hely adder Adders are studied & truth teller are verified

# Assessment of the Experiment / Assignment :

| Timely :Submission (07) | Presentation (06) | Understanding (12) | Total<br>(25) | Signature of Teahcer with date |
|-------------------------|-------------------|--------------------|---------------|--------------------------------|
| 07                      | 06                | 10                 | 24            | 21812A                         |