# Chapter 2

# RV32I Base Integer Instruction Set, Version 2.1

This chapter describes the RV32I base integer instruction set.

RV32I was designed to be sufficient to form a compiler target and to support modern operating system environments. The ISA was also designed to reduce the hardware required in a minimal implementation. RV32I contains 40 unique instructions, though a simple implementation might cover the ECALL/EBREAK instructions with a single SYSTEM hardware instruction that always traps and might be able to implement the FENCE instruction as a NOP, reducing base instruction count to 38 total. RV32I can emulate almost any other ISA extension (except the A extension, which requires additional hardware support for atomicity).

In practice, a hardware implementation including the machine-mode privileged architecture will also require the 6 CSR instructions.

Subsets of the base integer ISA might be useful for pedagogical purposes, but the base has been defined such that there should be little incentive to subset a real hardware implementation beyond omitting support for misaligned memory accesses and treating all SYSTEM instructions as a single trap.

The standard RISC-V assembly language syntax is documented in the Assembly Programmer's Manual [1].

Most of the commentary for RV32I also applies to the RV64I base.

### 2.1 Programmers' Model for Base Integer ISA

Figure 2.1 shows the unprivileged state for the base integer ISA. For RV32I, the 32 x registers are each 32 bits wide, i.e., XLEN=32. Register x0 is hardwired with all bits equal to 0. General purpose registers x1-x31 hold values that various instructions interpret as a collection of Boolean values, or as two's complement signed binary integers or unsigned binary integers.

There is one additional unprivileged register: the program counter pc holds the address of the current instruction.

| XLEN-1    | 0 |
|-----------|---|
| x0 / zero |   |
| x1        |   |
| x2        |   |
| x3        |   |
| x4        |   |
| x5        |   |
| х6        |   |
| x7        |   |
| x8        |   |
| х9        |   |
| x10       |   |
| x11       |   |
| x12       |   |
| x13       |   |
| x14       |   |
| x15       |   |
| x16       |   |
| x17       |   |
| x18       |   |
| x19       |   |
| x20       |   |
| x21       |   |
| x22       |   |
| x23       |   |
| x24       |   |
| x25       |   |
| x26       |   |
| x27       |   |
| x28       |   |
| x29       |   |
| x30       |   |
| x31       |   |
| XLEN      |   |
| XLEN-1    | 0 |
| рс        |   |
| XLEN      |   |

Figure 2.1: RISC-V base unprivileged integer register state.

There is no dedicated stack pointer or subroutine return address link register in the Base Integer ISA; the instruction encoding allows any x register to be used for these purposes. However, the standard software calling convention uses register x1 to hold the return address for a call, with register x5 available as an alternate link register. The standard calling convention uses register x2 as the stack pointer.

Hardware might choose to accelerate function calls and returns that use x1 or x5. See the descriptions of the JAL and JALR instructions.

The optional compressed 16-bit instruction format is designed around the assumption that x1 is the return address register and x2 is the stack pointer. Software using other conventions will operate correctly but may have greater code size.

The number of available architectural registers can have large impacts on code size, performance, and energy consumption. Although 16 registers would arguably be sufficient for an integer ISA running compiled code, it is impossible to encode a complete ISA with 16 registers in 16-bit instructions using a 3-address format. Although a 2-address format would be possible, it would increase instruction count and lower efficiency. We wanted to avoid intermediate instruction sizes (such as Xtensa's 24-bit instructions) to simplify base hardware implementations, and once a 32-bit instruction size was adopted, it was straightforward to support 32 integer registers. A larger number of integer registers also helps performance on high-performance code, where there can be extensive use of loop unrolling, software pipelining, and cache tiling.

For these reasons, we chose a conventional size of 32 integer registers for RV32I. Dynamic register usage tends to be dominated by a few frequently accessed registers, and regfile implementations can be optimized to reduce access energy for the frequently accessed registers [22]. The optional compressed 16-bit instruction format mostly only accesses 8 registers and hence can provide a dense instruction encoding, while additional instruction-set extensions could support a much larger register space (either flat or hierarchical) if desired.

For resource-constrained embedded applications, we have defined the RV32E subset, which only has 16 registers (Chapter 6).

#### 2.2 Base Instruction Formats

In the base RV32I ISA, there are four core instruction formats (R/I/S/U), as shown in Figure 2.2. All are a fixed 32 bits in length. The base ISA has IALIGN=32, meaning that instructions must be aligned on a four-byte boundary in memory. An instruction-address-misaligned exception is generated on a taken branch or unconditional jump if the target address is not IALIGN-bit aligned. This exception is reported on the branch or jump instruction, not on the target instruction. No instruction-address-misaligned exception is generated for a conditional branch that is not taken.

The alignment constraint for base ISA instructions is relaxed to a two-byte boundary when instruction extensions with 16-bit lengths or other odd multiples of 16-bit lengths are added (i.e., IALIGN=16).

Instruction-address-misaligned exceptions are reported on the branch or jump that would cause instruction misalignment to help debugging, and to simplify hardware design for systems with IALIGN=32, where these are the only places where misalignment can occur.

The behavior upon decoding a reserved instruction is UNSPECIFIED.

Some platforms may require that opcodes reserved for standard use raise an illegal-instruction exception. Other platforms may permit reserved opcode space be used for non-conforming extensions.

The RISC-V ISA keeps the source (rs1 and rs2) and destination (rd) registers at the same position in all formats to simplify decoding. Except for the 5-bit immediates used in CSR instructions (Chapter 11), immediates are always sign-extended, and are generally packed towards the leftmost available bits in the instruction and have been allocated to reduce hardware complexity. In particular, the sign bit for all immediates is always in bit 31 of the instruction to speed sign-extension circuitry.

| 31     | 25     | 5 24 20   | 0 19 | 15 14 | 12    | 11 7                | 7 6    | 0        |
|--------|--------|-----------|------|-------|-------|---------------------|--------|----------|
| funct  | 7      | rs2       | rs1  | fı    | nct3  | rd                  | opcode | R-type   |
|        |        |           |      |       |       |                     |        |          |
| i      | mm[11: | 0]        | rs1  | fı    | ınct3 | $\operatorname{rd}$ | opcode | I-type   |
|        |        |           |      |       |       |                     |        | <u>.</u> |
| imm[1] | L:5]   | rs2       | rs1  | fı    | nct3  | imm[4:0]            | opcode | S-type   |
|        |        |           |      |       |       |                     |        |          |
|        |        | imm[31:12 | 2]   |       |       | rd                  | opcode | U-type   |

Figure 2.2: RISC-V base instruction formats. Each immediate subfield is labeled with the bit position (imm[x]) in the immediate value being produced, rather than the bit position within the instruction's immediate field as is usually done.

Decoding register specifiers is usually on the critical paths in implementations, and so the instruction format was chosen to keep all register specifiers at the same position in all formats at the expense of having to move immediate bits across formats (a property shared with RISC-IV aka. SPUR [12]).

In practice, most immediates are either small or require all XLEN bits. We chose an asymmetric immediate split (12 bits in regular instructions plus a special load-upper-immediate instruction with 20 bits) to increase the opcode space available for regular instructions.

Immediates are sign-extended because we did not observe a benefit to using zero-extension for some immediates as in the MIPS ISA and wanted to keep the ISA as simple as possible.

## 2.3 Immediate Encoding Variants

There are a further two variants of the instruction formats (B/J) based on the handling of immediates, as shown in Figure 2.3.

| 31      | 30 25          | 24 2 | 1 20   | 19 |     | 15 14    | 12  | 11      | 8                   | 7     | 6    | 0   |        |
|---------|----------------|------|--------|----|-----|----------|-----|---------|---------------------|-------|------|-----|--------|
| fu      | ınct7          | r    | s2     |    | rs1 | func     | et3 |         | $\operatorname{rd}$ |       | opco | ode | R-type |
|         |                |      |        |    |     |          |     |         |                     |       |      |     |        |
|         | $_{ m imm}[1]$ | 1:0] |        |    | rs1 | func     | et3 |         | $\operatorname{rd}$ |       | opco | ode | I-type |
|         |                |      |        |    |     |          |     |         |                     |       |      |     |        |
| imr     | n[11:5]        | r    | s2     |    | rs1 | func     | et3 | im      | m[4:0]              |       | opco | ode | S-type |
|         |                |      |        |    |     |          |     |         |                     |       |      |     |        |
| imm[12] | imm[10:5]      | r    | s2     |    | rs1 | func     | et3 | imm[4:1 | ]   imr             | n[11] | opco | ode | B-type |
|         |                |      |        |    |     |          |     |         |                     |       |      |     |        |
|         |                | imm[ | 31:12] |    |     |          |     |         | rd                  |       | opco | ode | U-type |
|         |                |      |        |    |     |          |     |         |                     |       |      |     |        |
| imm[20] | imm[1]         | 0:1] | imm[11 | .] | imn | 1[19:12] |     |         | $\operatorname{rd}$ |       | opco | ode | J-type |

Figure 2.3: RISC-V base instruction formats showing immediate variants.

The only difference between the S and B formats is that the 12-bit immediate field is used to encode branch offsets in multiples of 2 in the B format. Instead of shifting all bits in the instruction-encoded

immediate left by one in hardware as is conventionally done, the middle bits (imm[10:1]) and sign bit stay in fixed positions, while the lowest bit in S format (inst[7]) encodes a high-order bit in B format.

Similarly, the only difference between the U and J formats is that the 20-bit immediate is shifted left by 12 bits to form U immediates and by 1 bit to form J immediates. The location of instruction bits in the U and J format immediates is chosen to maximize overlap with the other formats and with each other.

Figure 2.4 shows the immediates produced by each of the base instruction formats, and is labeled to show which instruction bit (inst[y]) produces each bit of the immediate value.

| 31       | 30         | 20            | ) 19        | 12 | 11       | 10 5        | 4   | l 1        | 0        |             |
|----------|------------|---------------|-------------|----|----------|-------------|-----|------------|----------|-------------|
|          |            | — inst[:      | 31] —       |    |          | inst[30:25] | ] i | nst[24:21] | inst[20] | I-immediate |
|          |            |               |             |    |          |             |     |            |          |             |
|          |            | — inst[       | 31] —       |    |          | inst[30:25] |     | inst[11:8] | inst[7]  | S-immediate |
|          |            |               |             |    |          |             |     |            |          |             |
|          | _          | $-\inf[31] -$ |             |    | inst[7]  | inst[30:25] |     | inst[11:8] | 0        | B-immediate |
|          |            |               |             |    |          |             |     |            |          |             |
| inst[31] | inst       | [30:20]       | inst[19:12] |    |          | _           | 0 - |            |          | U-immediate |
|          |            |               |             |    |          |             |     |            |          |             |
|          | $-\inf[31$ | .] —          | inst[19:12] |    | inst[20] | inst[30:25] | l i | nst[24:21] | 0        | J-immediate |

Figure 2.4: Types of immediate produced by RISC-V instructions. The fields are labeled with the instruction bits used to construct their value. Sign extension always uses inst[31].

Sign-extension is one of the most critical operations on immediates (particularly for XLEN>32), and in RISC-V the sign bit for all immediates is always held in bit 31 of the instruction to allow sign-extension to proceed in parallel with instruction decoding.

Although more complex implementations might have separate adders for branch and jump calculations and so would not benefit from keeping the location of immediate bits constant across types of instruction, we wanted to reduce the hardware cost of the simplest implementations. By rotating bits in the instruction encoding of B and J immediates instead of using dynamic hardware muxes to multiply the immediate by 2, we reduce instruction signal fanout and immediate mux costs by around a factor of 2. The scrambled immediate encoding will add negligible time to static or ahead-of-time compilation. For dynamic generation of instructions, there is some small additional overhead, but the most common short forward branches have straightforward immediate encodings.

### 2.4 Integer Computational Instructions

Most integer computational instructions operate on XLEN bits of values held in the integer register file. Integer computational instructions are either encoded as register-immediate operations using the I-type format or as register-register operations using the R-type format. The destination is register rd for both register-immediate and register-register instructions. No integer computational instructions cause arithmetic exceptions.

We did not include special instruction-set support for overflow checks on integer arithmetic operations in the base instruction set, as many overflow checks can be cheaply implemented using RISC-V branches. Overflow checking for unsigned addition requires only a single additional branch instruction after the addition: add t0, t1, t2; bltu t0, t1, overflow.

For signed addition, if one operand's sign is known, overflow checking requires only a single branch after the addition: addito, t1, +imm; blt t0, t1, overflow. This covers the common case of addition with an immediate operand.

For general signed addition, three additional instructions after the addition are required, leveraging the observation that the sum should be less than one of the operands if and only if the other operand is negative.

```
add t0, t1, t2
slti t3, t2, 0
slt t4, t0, t1
bne t3, t4, overflow
```

In RV64I, checks of 32-bit signed additions can be optimized further by comparing the results of ADD and ADDW on the operands.

#### Integer Register-Immediate Instructions

| 31                 | 20 19 | 15 14 | 12         | 2 11                  | 7 6    | 0 |
|--------------------|-------|-------|------------|-----------------------|--------|---|
| imm[11:0]          | rs1   | -     | funct3     | rd                    | opcode |   |
| 12                 | 5     |       | 3          | 5                     | 7      |   |
| I-immediate [11:0] | src   | e AD  | DI/SLTI[U] | $\operatorname{dest}$ | OP-IMM |   |
| I-immediate [11:0] | src   | : ANI | OI/ORI/XO  | RI dest               | OP-IMM |   |

ADDI adds the sign-extended 12-bit immediate to register rs1. Arithmetic overflow is ignored and the result is simply the low XLEN bits of the result. ADDI rd, rs1,  $\theta$  is used to implement the MV rd, rs1 assembler pseudoinstruction.

SLTI (set less than immediate) places the value 1 in register rd if register rs1 is less than the sign-extended immediate when both are treated as signed numbers, else 0 is written to rd. SLTIU is similar but compares the values as unsigned numbers (i.e., the immediate is first sign-extended to XLEN bits then treated as an unsigned number). Note, SLTIU rd, rs1, t sets t0 if t1 if t2 equals zero, otherwise sets t3 to 0 (assembler pseudoinstruction SEQZ t4, t5).

ANDI, ORI, XORI are logical operations that perform bitwise AND, OR, and XOR on register rs1 and the sign-extended 12-bit immediate and place the result in rd. Note, XORI rd, rs1, -1 performs a bitwise logical inversion of register rs1 (assembler pseudoinstruction NOT rd, rs).

| 31        | $25 \ 24$ | 20 19   | 15 1 | .4                    | 12 11 | 7 6 |        | 0 |
|-----------|-----------|---------|------|-----------------------|-------|-----|--------|---|
| imm[11:5] | imm[4:0   | )] rs1  |      | funct3                | rd    |     | opcode |   |
| 7         | 5         | 5       |      | 3                     | 5     |     | 7      |   |
| 0000000   | shamt[4]  | :0] src |      | $\operatorname{SLLI}$ | dest  |     | OP-IMM |   |
| 0000000   | shamt[4]  | :0] src |      | $\operatorname{SRLI}$ | dest  |     | OP-IMM |   |
| 0100000   | shamt[4]  | :0] src |      | $\operatorname{SRAI}$ | dest  |     | OP-IMM |   |

Shifts by a constant are encoded as a specialization of the I-type format. The operand to be shifted is in rs1, and the shift amount is encoded in the lower 5 bits of the I-immediate field. The right shift type is encoded in bit 30. SLLI is a logical left shift (zeros are shifted into the lower bits); SRLI is a logical right shift (zeros are shifted into the upper bits); and SRAI is an arithmetic right shift (the original sign bit is copied into the vacated upper bits).

| 31                  | 12 11                 | 7 6    | 0 |
|---------------------|-----------------------|--------|---|
| imm[31:12]          | rd                    | opcode |   |
| 20                  | 5                     | 7      |   |
| U-immediate [31:12] | dest                  | LUI    |   |
| U-immediate [31:12] | $\operatorname{dest}$ | AUIPC  |   |

LUI (load upper immediate) is used to build 32-bit constants and uses the U-type format. LUI places the 32-bit U-immediate value into the destination register rd, filling in the lowest 12 bits with zeros.

AUIPC (add upper immediate to pc) is used to build pc-relative addresses and uses the U-type format. AUIPC forms a 32-bit offset from the U-immediate, filling in the lowest 12 bits with zeros, adds this offset to the address of the AUIPC instruction, then places the result in register rd.

The assembly syntax for  $\verb"lui"$  and  $\verb"auipc"$  does not represent the lower 12 bits of the U-immediate, which are always zero.

The AUIPC instruction supports two-instruction sequences to access arbitrary offsets from the pc for both control-flow transfers and data accesses. The combination of an AUIPC and the 12-bit immediate in a JALR can transfer control to any 32-bit pc-relative address, while an AUIPC plus the 12-bit immediate offset in regular load or store instructions can access any 32-bit pc-relative data address.

The current pc can be obtained by setting the U-immediate to 0. Although a JAL +4 instruction could also be used to obtain the local pc (of the instruction following the JAL), it might cause pipeline breaks in simpler microarchitectures or pollute branch-target buffer structures in more complex microarchitectures.

#### **Integer Register-Register Operations**

RV32I defines several arithmetic R-type operations. All operations read the rs1 and rs2 registers as source operands and write the result into register rd. The funct7 and funct3 fields select the type of operation.

| 31 | 25      | 5 24 20 | 0 19 15               | 5 14 12    | 2 11 7                | 6      | 0 |
|----|---------|---------|-----------------------|------------|-----------------------|--------|---|
|    | funct7  | rs2     | rs1                   | funct3     | rd                    | opcode |   |
|    | 7       | 5       | 5                     | 3          | 5                     | 7      |   |
|    | 0000000 | src2    | $\operatorname{src}1$ | ADD/SLT[U] | dest                  | OP     |   |
|    | 0000000 | src2    | $\operatorname{src}1$ | AND/OR/XOR | dest                  | OP     |   |
|    | 0000000 | src2    | $\operatorname{src}1$ | SLL/SRL    | dest                  | OP     |   |
|    | 0100000 | src2    | $\operatorname{src}1$ | SUB/SRA    | $\operatorname{dest}$ | OP     |   |

ADD performs the addition of rs1 and rs2. SUB performs the subtraction of rs2 from rs1. Overflows are ignored and the low XLEN bits of results are written to the destination rd. SLT and SLTU perform signed and unsigned compares respectively, writing 1 to rd if rs1 < rs2, 0 otherwise. Note, SLTU rd, rs2 sets rd to 1 if rs2 is not equal to zero, otherwise sets rd to zero (assembler pseudoinstruction SNEZ rd, rs). AND, OR, and XOR perform bitwise logical operations.

SLL, SRL, and SRA perform logical left, logical right, and arithmetic right shifts on the value in register rs1 by the shift amount held in the lower 5 bits of register rs2.

#### **NOP Instruction**

| 31        | 20 19 15 | 12     | 11 7 | 6 0    |
|-----------|----------|--------|------|--------|
| imm[11:0] | rs1      | funct3 | rd   | opcode |
| 12        | 5        | 3      | 5    | 7      |
| 0         | 0        | ADDI   | 0    | OP-IMM |

The NOP instruction does not change any architecturally visible state, except for advancing the pc and incrementing any applicable performance counters. NOP is encoded as ADDI  $x\theta$ ,  $x\theta$ ,  $\theta$ .

NOPs can be used to align code segments to microarchitecturally significant address boundaries, or to leave space for inline code modifications. Although there are many possible ways to encode a NOP, we define a canonical NOP encoding to allow microarchitectural optimizations as well as for more readable disassembly output. The other NOP encodings are made available for HINT instructions (Section 2.9).

ADDI was chosen for the NOP encoding as this is most likely to take fewest resources to execute across a range of systems (if not optimized away in decode). In particular, the instruction only reads one register. Also, an ADDI functional unit is more likely to be available in a superscalar design as adds are the most common operation. In particular, address-generation functional units can execute ADDI using the same hardware needed for base+offset address calculations, while register-register ADD or logical/shift operations require additional hardware.

#### 2.5 Control Transfer Instructions

RV32I provides two types of control transfer instructions: unconditional jumps and conditional branches. Control transfer instructions in RV32I do *not* have architecturally visible delay slots.

If an instruction access-fault or instruction page-fault exception occurs on the target of a jump or taken branch, the exception is reported on the target instruction, not on the jump or branch instruction.

#### Unconditional Jumps

The jump and link (JAL) instruction uses the J-type format, where the J-immediate encodes a signed offset in multiples of 2 bytes. The offset is sign-extended and added to the address of the jump instruction to form the jump target address. Jumps can therefore target a  $\pm 1 \,\text{MiB}$  range.

JAL stores the address of the instruction that follows the JAL (pc+4) into register rd. The standard software calling convention uses x1 as the return address register and x5 as an alternate link register.

The alternate link register supports calling millicode routines (e.g., those to save and restore registers in compressed code) while preserving the regular return address register. The register x5 was chosen as the alternate link register as it maps to a temporary in the standard calling convention, and has an encoding that is only one bit different than the regular link register.

Plain unconditional jumps (assembler pseudoinstruction J) are encoded as a JAL with rd=x0.

| 31      | 30 |           | 21   | 20      | 19 1       | 2 11 7                | 6                    | 0 |
|---------|----|-----------|------|---------|------------|-----------------------|----------------------|---|
| imm[20] |    | imm[10:1] |      | imm[11] | imm[19:12] | rd                    | opcode               |   |
| 1       | •  | 10        |      | 1       | 8          | 5                     | 7                    |   |
|         |    | offset[2  | 20:1 | ]       |            | $\operatorname{dest}$ | $\operatorname{JAL}$ |   |

The indirect jump instruction JALR (jump and link register) uses the I-type encoding. The target address is obtained by adding the sign-extended 12-bit I-immediate to the register rs1, then setting the least-significant bit of the result to zero. The address of the instruction following the jump (pc+4) is written to register rd. Register x0 can be used as the destination if the result is not required.

|   | 31           | 20 19 | 15 14 12 | 11 7 | 6      | 0 |
|---|--------------|-------|----------|------|--------|---|
|   | imm[11:0]    | rs1   | funct3   | rd   | opcode |   |
| - | 12           | 5     | 3        | 5    | 7      |   |
|   | offset[11:0] | base  | 0        | dest | JALR   |   |

The unconditional jump instructions all use pc-relative addressing to help support position-independent code. The JALR instruction was defined to enable a two-instruction sequence to jump anywhere in a 32-bit absolute address range. A LUI instruction can first load rs1 with the upper 20 bits of a target address, then JALR can add in the lower bits. Similarly, AUIPC then JALR can jump anywhere in a 32-bit pc-relative address range.

Note that the JALR instruction does not treat the 12-bit immediate as multiples of 2 bytes, unlike the conditional branch instructions. This avoids one more immediate format in hardware. In practice, most uses of JALR will have either a zero immediate or be paired with a LUI or AUIPC, so the slight reduction in range is not significant.

Clearing the least-significant bit when calculating the JALR target address both simplifies the hardware slightly and allows the low bit of function pointers to be used to store auxiliary information. Although there is potentially a slight loss of error checking in this case, in practice jumps to an incorrect instruction address will usually quickly raise an exception.

When used with a base rs1=x0, JALR can be used to implement a single instruction subroutine call to the lowest 2KiB or highest 2KiB address region from anywhere in the address space, which could be used to implement fast calls to a small runtime library. Alternatively, an ABI could dedicate a general-purpose register to point to a library elsewhere in the address space.

The JAL and JALR instructions will generate an instruction-address-misaligned exception if the target address is not aligned to an IALIGN-bit boundary.

Instruction-address-misaligned exceptions are not possible on machines with IALIGN=16, such as those that support the compressed instruction-set extension, C.

Return-address prediction stacks are a common feature of high-performance instruction-fetch units, but require accurate detection of instructions used for procedure calls and returns to be effective. For RISC-V, hints as to the instructions' usage are encoded implicitly via the register numbers used. A JAL instruction should push the return address onto a return-address stack (RAS) only when rd is x1 or x5. JALR instructions should push/pop a RAS as shown in the Table 2.1.

| rd is $x1/x5$ | <i>rs1</i> is x1/x5 | rd = rs1 | RAS action     |
|---------------|---------------------|----------|----------------|
| No            | No                  | _        | None           |
| No            | Yes                 | _        | Pop            |
| Yes           | No                  | _        | Push           |
| Yes           | Yes                 | No       | Pop, then push |
| Yes           | Yes                 | Yes      | Push           |

Table 2.1: Return-address stack prediction hints encoded in the register operands of a JALR instruction.

Some other ISAs added explicit hint bits to their indirect-jump instructions to guide returnaddress stack manipulation. We use implicit hinting tied to register numbers and the calling convention to reduce the encoding space used for these hints.

When two different link registers (x1 and x5) are given as rs1 and rd, then the RAS is both popped and pushed to support coroutines. If rs1 and rd are the same link register (either x1 or x5), the RAS is only pushed to enable macro-op fusion of the sequences: lui ra, imm20; jalr ra, imm12(ra) and auipc ra, imm20; jalr ra, imm12(ra)

#### **Conditional Branches**

All branch instructions use the B-type instruction format. The 12-bit B-immediate encodes signed offsets in multiples of 2 bytes. The offset is sign-extended and added to the address of the branch instruction to give the target address. The conditional branch range is  $\pm 4 \,\mathrm{KiB}$ .

| 31      | 30 25     | 24 20 | 19 15                 | 14 12   | 11       | 8 7     | 6      | 0 |
|---------|-----------|-------|-----------------------|---------|----------|---------|--------|---|
| imm[12] | imm[10:5] | rs2   | rs1                   | funct3  | imm[4:1] | imm[11] | opcode |   |
| 1       | 6         | 5     | 5                     | 3       | 4        | 1       | 7      |   |
| offset  | [12 10:5] | src2  | $\operatorname{src}1$ | BEQ/BNE | offset[1 | 1 4:1]  | BRANCH |   |
| offset  | [12 10:5] | src2  | $\operatorname{src}1$ | BLT[U]  | offset[1 | 1 4:1]  | BRANCH |   |
| offset  | [12 10:5] | src2  | $\operatorname{src}1$ | BGE[U]  | offset[1 | 1 4:1]  | BRANCH |   |

Branch instructions compare two registers. BEQ and BNE take the branch if registers rs1 and rs2 are equal or unequal respectively. BLT and BLTU take the branch if rs1 is less than rs2, using signed and unsigned comparison respectively. BGE and BGEU take the branch if rs1 is greater than or equal to rs2, using signed and unsigned comparison respectively. Note, BGT, BGTU, BLE, and BLEU can be synthesized by reversing the operands to BLT, BLTU, BGE, and BGEU, respectively.

Signed array bounds may be checked with a single BLTU instruction, since any negative index will compare greater than any nonnegative bound.

Software should be optimized such that the sequential code path is the most common path, with less-frequently taken code paths placed out of line. Software should also assume that backward branches will be predicted taken and forward branches as not taken, at least the first time they are encountered. Dynamic predictors should quickly learn any predictable branch behavior.

Unlike some other architectures, the RISC-V jump (JAL with rd=x0) instruction should always be used for unconditional branches instead of a conditional branch instruction with an always-true condition. RISC-V jumps are also pc-relative and support a much wider offset range than branches, and will not pollute conditional-branch prediction tables.

The conditional branches were designed to include arithmetic comparison operations between two registers (as also done in PA-RISC, Xtensa, and MIPS R6), rather than use condition codes (x86, ARM, SPARC, PowerPC), or to only compare one register against zero (Alpha, MIPS), or two registers only for equality (MIPS). This design was motivated by the observation that a combined compare-and-branch instruction fits into a regular pipeline, avoids additional condition code state or use of a temporary register, and reduces static code size and dynamic instruction fetch traffic. Another point is that comparisons against zero require non-trivial circuit delay (especially after the move to static logic in advanced processes) and so are almost as expensive as arithmetic magnitude compares. Another advantage of a fused compare-and-branch instruction is that branches are observed earlier in the front-end instruction stream, and so can be predicted earlier. There is perhaps an advantage to a design with condition codes in the case where multiple branches can be taken based on the same condition codes, but we believe this case to be relatively rare.

We considered but did not include static branch hints in the instruction encoding. These can reduce the pressure on dynamic predictors, but require more instruction encoding space and software profiling for best results, and can result in poor performance if production runs do not match profiling runs.

We considered but did not include conditional moves or predicated instructions, which can effectively replace unpredictable short forward branches. Conditional moves are the simpler of the two, but are difficult to use with conditional code that might cause exceptions (memory accesses and floating-point operations). Predication adds additional flag state to a system, additional instructions to set and clear flags, and additional encoding overhead on every instruction. Both conditional move and predicated instructions add complexity to out-of-order microarchitectures, adding an implicit third source operand due to the need to copy the original value of the destination architectural register into the renamed destination physical register if the predicate is false. Also, static compile-time decisions to use predication instead of branches can result in lower performance on inputs not included in the compiler training set, especially given that unpredictable branches are rare, and becoming rarer as branch prediction techniques improve.

We note that various microarchitectural techniques exist to dynamically convert unpredictable short forward branches into internally predicated code to avoid the cost of flushing pipelines on a branch mispredict [7, 11, 10] and have been implemented in commercial processors [19]. The simplest techniques just reduce the penalty of recovering from a mispredicted short forward branch by only flushing instructions in the branch shadow instead of the entire fetch pipeline, or by fetching instructions from both sides using wide instruction fetch or idle instruction fetch slots. More complex techniques for out-of-order cores add internal predicates on instructions in the branch shadow, with the internal predicate value written by the branch instruction, allowing the branch and following instructions to be executed speculatively and out-of-order with respect to other code [19].

The conditional branch instructions will generate an instruction-address-misaligned exception if the target address is not aligned to an IALIGN-bit boundary and the branch condition evaluates to

true. If the branch condition evaluates to false, the instruction-address-misaligned exception will not be raised.

Instruction-address-misaligned exceptions are not possible on machines with IALIGN=16, such as those that support the compressed instruction-set extension, C.

#### 2.6 Load and Store Instructions

RV32I is a load-store architecture, where only load and store instructions access memory and arithmetic instructions only operate on CPU registers. RV32I provides a 32-bit address space that is byte-addressed. The EEI will define what portions of the address space are legal to access with which instructions (e.g., some addresses might be read only, or support word access only). Loads with a destination of x0 must still raise any exceptions and cause any other side effects even though the load value is discarded.

The EEI will define whether the memory system is little-endian or big-endian. In RISC-V, endianness is byte-address invariant.

In a system for which endianness is byte-address invariant, the following property holds: if a byte is stored to memory at some address in some endianness, then a byte-sized load from that address in any endianness returns the stored value.

In a little-endian configuration, multibyte stores write the least-significant register byte at the lowest memory byte address, followed by the other register bytes in ascending order of their significance. Loads similarly transfer the contents of the lesser memory byte addresses to the less-significant register bytes.

In a big-endian configuration, multibyte stores write the most-significant register byte at the lowest memory byte address, followed by the other register bytes in descending order of their significance. Loads similarly transfer the contents of the greater memory byte addresses to the less-significant register bytes.

| 31           | 20 19 | 5 14 12 | 11 7                  | 7 6    | 0 |
|--------------|-------|---------|-----------------------|--------|---|
| imm[11:0]    | rs1   | funct3  | rd                    | opcode |   |
| 12           | 5     | 3       | 5                     | 7      |   |
| offset[11:0] | base  | width   | $\operatorname{dest}$ | LOAD   |   |

| 31 | 25           | 20                   | 19 15 | 14 12  | 11 7        | 6      | 0 |
|----|--------------|----------------------|-------|--------|-------------|--------|---|
|    | imm[11:5]    | rs2                  | rs1   | funct3 | imm[4:0]    | opcode |   |
|    | 7            | 5                    | 5     | 3      | 5           | 7      |   |
|    | offset[11:5] | $\operatorname{src}$ | base  | width  | offset[4:0] | STORE  |   |

Load and store instructions transfer a value between the registers and memory. Loads are encoded in the I-type format and stores are S-type. The effective address is obtained by adding register rs1 to the sign-extended 12-bit offset. Loads copy a value from memory to register rd. Stores copy the value in register rs2 to memory.

The LW instruction loads a 32-bit value from memory into rd. LH loads a 16-bit value from memory, then sign-extends to 32-bits before storing in rd. LHU loads a 16-bit value from memory but then

zero extends to 32-bits before storing in rd. LB and LBU are defined analogously for 8-bit values. The SW, SH, and SB instructions store 32-bit, 16-bit, and 8-bit values from the low bits of register rs2 to memory.

Regardless of EEI, loads and stores whose effective addresses are naturally aligned shall not raise an address-misaligned exception. Loads and stores whose effective address is not naturally aligned to the referenced datatype (i.e., the effective address is not divisible by the size of the access in bytes) have behavior dependent on the EEI.

An EEI may guarantee that misaligned loads and stores are fully supported, and so the software running inside the execution environment will never experience a contained or fatal address-misaligned trap. In this case, the misaligned loads and stores can be handled in hardware, or via an invisible trap into the execution environment implementation, or possibly a combination of hardware and invisible trap depending on address.

An EEI may not guarantee misaligned loads and stores are handled invisibly. In this case, loads and stores that are not naturally aligned may either complete execution successfully or raise an exception. The exception raised can be either an address-misaligned exception or an access-fault exception. For a memory access that would otherwise be able to complete except for the misalignment, an access-fault exception can be raised instead of an address-misaligned exception if the misaligned access should not be emulated, e.g., if accesses to the memory region have side effects. When an EEI does not guarantee misaligned loads and stores are handled invisibly, the EEI must define if exceptions caused by address misalignment result in a contained trap (allowing software running inside the execution environment to handle the trap) or a fatal trap (terminating execution).

Misaligned accesses are occasionally required when porting legacy code, and help performance on applications when using any form of packed-SIMD extension or handling externally packed data structures. Our rationale for allowing EEIs to choose to support misaligned accesses via the regular load and store instructions is to simplify the addition of misaligned hardware support. One option would have been to disallow misaligned accesses in the base ISAs and then provide some separate ISA support for misaligned accesses, either special instructions to help software handle misaligned accesses or a new hardware addressing mode for misaligned accesses. Special instructions are difficult to use, complicate the ISA, and often add new processor state (e.g., SPARC VIS align address offset register) or complicate access to existing processor state (e.g., MIPS LWL/LWR partial register writes). In addition, for loop-oriented packed-SIMD code, the extra overhead when operands are misaligned motivates software to provide multiple forms of loop depending on operand alignment, which complicates code generation and adds to loop startup overhead. New misaligned hardware addressing modes take considerable space in the instruction encoding or require very simplified addressing modes (e.g., register indirect only).

Even when misaligned loads and stores complete successfully, these accesses might run extremely slowly depending on the implementation (e.g., when implemented via an invisible trap). Furthermore, whereas naturally aligned loads and stores are guaranteed to execute atomically, misaligned loads and stores might not, and hence require additional synchronization to ensure atomicity.

We do not mandate atomicity for misaligned accesses so execution environment implementations can use an invisible machine trap and a software handler to handle some or all misaligned accesses. If hardware misaligned support is provided, software can exploit this by simply using  $regular\ load\ and\ store\ instructions.\ Hardware\ can\ then\ automatically\ optimize\ accesses\ depending\ on\ whether\ runtime\ addresses\ are\ aligned.$ 

### 2.7 Memory Ordering Instructions

| 31 | 28 | 27 | 26                    | 25     | $^{24}$ | 23 | 22   | 21    | 20 | 19  | 15 14 | . 12  | 11               | 7 6 |          | 0 |
|----|----|----|-----------------------|--------|---------|----|------|-------|----|-----|-------|-------|------------------|-----|----------|---|
| fm |    | PΙ | РО                    | PR     | PW      | SI | SO   | SR    | SW | rs1 | fı    | unct3 | $^{\mathrm{rd}}$ |     | opcode   |   |
| 4  | •  | 1  | 1                     | 1      | 1       | 1  | 1    | 1     | 1  | 5   | '     | 3     | 5                |     | 7        |   |
| FM | I  |    | $\operatorname{pred}$ | ecesso | r       |    | succ | essor |    | 0   | FI    | ENCE  | 0                | N   | AISC-MEM | į |

The FENCE instruction is used to order device I/O and memory accesses as viewed by other RISC-V harts and external devices or coprocessors. Any combination of device input (I), device output (O), memory reads (R), and memory writes (W) may be ordered with respect to any combination of the same. Informally, no other RISC-V hart or external device can observe any operation in the *successor* set following a FENCE before any operation in the *predecessor* set preceding the FENCE. Chapter 17 provides a precise description of the RISC-V memory consistency model.

The FENCE instruction also orders memory reads and writes made by the hart as observed by memory reads and writes made by an external device. However, FENCE does not order observations of events made by an external device using any other signaling mechanism.

A device might observe an access to a memory location via some external communication mechanism, e.g., a memory-mapped control register that drives an interrupt signal to an interrupt controller. This communication is outside the scope of the FENCE ordering mechanism and hence the FENCE instruction can provide no guarantee on when a change in the interrupt signal is visible to the interrupt controller. Specific devices might provide additional ordering guarantees to reduce software overhead but those are outside the scope of the RISC-V memory model.

The EEI will define what I/O operations are possible, and in particular, which memory addresses when accessed by load and store instructions will be treated and ordered as device input and device output operations respectively rather than memory reads and writes. For example, memory-mapped I/O devices will typically be accessed with uncached loads and stores that are ordered using the I and O bits rather than the R and W bits. Instruction-set extensions might also describe new I/O instructions that will also be ordered using the I and O bits in a FENCE.

| fm field | Mnemonic | Meaning                                                                              |
|----------|----------|--------------------------------------------------------------------------------------|
| 0000     | none     | Normal Fence                                                                         |
| 1000     | TSO      | With FENCE RW,RW: exclude write-to-read ordering Otherwise: Reserved for future use. |
| other    |          | Reserved for future use.                                                             |

Table 2.2: Fence mode encoding.

The fence mode field fm defines the semantics of the FENCE. A FENCE with fm=0000 orders all memory operations in its predecessor set before all memory operations in its successor set.

The FENCE.TSO instruction is encoded as a FENCE instruction with fm=1000, predecessor=RW, and successor=RW. FENCE.TSO orders all load operations in its predecessor set before all memory operations in its successor set, and all store operations in its predecessor set before all store opera-

tions in its successor set. This leaves non-AMO store operations in the FENCE.TSO's predecessor set unordered with non-AMO loads in its successor set.

Because FENCE RW,RW imposes a superset of the orderings that FENCE.TSO imposes, it is correct to ignore the fm field and implement FENCE.TSO as FENCE RW,RW.

The unused fields in the FENCE instructions—rs1 and rd—are reserved for finer-grain fences in future extensions. For forward compatibility, base implementations shall ignore these fields, and standard software shall zero these fields. Likewise, many fm and predecessor/successor set settings in Table 2.2 are also reserved for future use. Base implementations shall treat all such reserved configurations as normal fences with fm=0000, and standard software shall use only non-reserved configurations.

We chose a relaxed memory model to allow high performance from simple machine implementations and from likely future coprocessor or accelerator extensions. We separate out I/O ordering from memory R/W ordering to avoid unnecessary serialization within a device-driver hart and also to support alternative non-memory paths to control added coprocessors or I/O devices. Simple implementations may additionally ignore the predecessor and successor fields and always execute a conservative fence on all operations.

### 2.8 Environment Call and Breakpoints

SYSTEM instructions are used to access system functionality that might require privileged access and are encoded using the I-type instruction format. These can be divided into two main classes: those that atomically read-modify-write control and status registers (CSRs), and all other potentially privileged instructions. CSR instructions are described in Chapter 11, and the base unprivileged instructions are described in the following section.

The SYSTEM instructions are defined to allow simpler implementations to always trap to a single software trap handler. More sophisticated implementations might execute more of each system instruction in hardware.

| 31 | 20                     | 19  | 15 14 12 | 11 7                | 7 6 0  |
|----|------------------------|-----|----------|---------------------|--------|
|    | funct 12               | rs1 | funct3   | $\operatorname{rd}$ | opcode |
|    | 12                     | 5   | 3        | 5                   | 7      |
|    | $\operatorname{ECALL}$ | 0   | PRIV     | 0                   | SYSTEM |
|    | EBREAK                 | 0   | PRIV     | 0                   | SYSTEM |

These two instructions cause a precise requested trap to the supporting execution environment.

The ECALL instruction is used to make a service request to the execution environment. The EEI will define how parameters for the service request are passed, but usually these will be in defined locations in the integer register file.

The EBREAK instruction is used to return control to a debugging environment.

ECALL and EBREAK were previously named SCALL and SBREAK. The instructions have the same functionality and encoding, but were renamed to reflect that they can be used more generally than to call a supervisor-level operating system or debugger.

EBREAK was primarily designed to be used by a debugger to cause execution to stop and fall back into the debugger. EBREAK is also used by the standard gcc compiler to mark code paths that should not be executed.

Another use of EBREAK is to support "semihosting", where the execution environment includes a debugger that can provide services over an alternate system call interface built around the EBREAK instruction. Because the RISC-V base ISAs do not provide more than one EBREAK instruction, RISC-V semihosting uses a special sequence of instructions to distinguish a semihosting EBREAK from a debugger inserted EBREAK.

```
slli x0, x0, 0x1f  # Entry NOP
ebreak  # Break to debugger
srai x0, x0, 7  # NOP encoding the semihosting call number 7
```

Note that these three instructions must be 32-bit-wide instructions, i.e., they mustn't be among the compressed 16-bit instructions described in Chapter 18.

The shift NOP instructions are still considered available for use as HINTs.

Semihosting is a form of service call and would be more naturally encoded as an ECALL using an existing ABI, but this would require the debugger to be able to intercept ECALLs, which is a newer addition to the debug standard. We intend to move over to using ECALLs with a standard ABI, in which case, semihosting can share a service ABI with an existing standard.

We note that ARM processors have also moved to using SVC instead of BKPT for semihosting calls in newer designs.

#### 2.9 HINT Instructions

RV32I reserves a large encoding space for HINT instructions, which are usually used to communicate performance hints to the microarchitecture. Like the NOP instruction, HINTs do not change any architecturally visible state, except for advancing the pc and any applicable performance counters. Implementations are always allowed to ignore the encoded hints.

Most RV32I HINTs are encoded as integer computational instructions with rd=x0. The other RV32I HINTs are encoded as FENCE instructions with a null predecessor or successor set and with fm=0.

These HINT encodings have been chosen so that simple implementations can ignore HINTs altogether, and instead execute a HINT as a regular instruction that happens not to mutate the architectural state. For example, ADD is a HINT if the destination register is x0; the five-bit rs1 and rs2 fields encode arguments to the HINT. However, a simple implementation can simply execute the HINT as an ADD of rs1 and rs2 that writes x0, which has no architecturally visible effect.

As another example, a FENCE instruction with a zero pred field and a zero fm field is a HINT; the succ, rs1, and rd fields encode the arguments to the HINT. A simple implementation can simply execute the HINT as a FENCE that orders the null set of prior memory accesses before whichever subsequent memory accesses are encoded in the succ field. Since the intersection of the predecessor and successor sets is null, the instruction imposes no memory orderings, and so it has no architecturally visible effect.

Table 2.3 lists all RV32I HINT code points. 91% of the HINT space is reserved for standard HINTs. The remainder of the HINT space is designated for custom HINTs: no standard HINTs will ever be defined in this subspace.

We anticipate standard hints to eventually include memory-system spatial and temporal locality hints, branch prediction hints, thread-scheduling hints, security tags, and instrumentation flags for simulation/emulation.

| Instruction | Constraints                                                                       | Code Points        | Purpose                                                                     |
|-------------|-----------------------------------------------------------------------------------|--------------------|-----------------------------------------------------------------------------|
| LUI         | rd=x0                                                                             | $2^{20}$           |                                                                             |
| AUIPC       | rd=x0                                                                             | $\frac{2}{2^{20}}$ |                                                                             |
| ADDI        | $rd=x0$ , and either $rs1\neq x0$ or $imm\neq 0$                                  | $2^{17} - 1$       |                                                                             |
| ANDI        | rd=x0                                                                             | $2^{17}$           |                                                                             |
| ORI         | rd=x0                                                                             | $2^{17}$           | Reserved for future standard use                                            |
| XORI        | rd=x0                                                                             | $2^{17}$           |                                                                             |
| ADD         | $rd=x0, rs1\neq x0$                                                               | $2^{10} - 32$      |                                                                             |
| ADD         | rd=x0, rs1=x0,<br>$rs2\neq x2-x5$                                                 | 28                 |                                                                             |
| ADD         | rd=x0, rs1=x0,<br>rs2=x2-x5                                                       | 4                  | (rs2=x2) NTL.P1<br>(rs2=x3) NTL.PALL<br>(rs2=x4) NTL.S1<br>(rs2=x5) NTL.ALL |
| SUB         | rd=x0                                                                             | $2^{10}$           |                                                                             |
| AND         | rd=x0                                                                             | $2^{10}$           |                                                                             |
| OR          | rd=x0                                                                             | $2^{10}$           |                                                                             |
| XOR         | rd=x0                                                                             | $2^{10}$           |                                                                             |
| SLL         | rd=x0                                                                             | $2^{10}$           |                                                                             |
| SRL         | rd=x0                                                                             | $2^{10}$           |                                                                             |
| SRA         | rd=x0                                                                             | $2^{10}$           |                                                                             |
| FENCE       | $rd=x0$ , $rs1\neq x0$ ,<br>fm=0, and either<br>pred=0 or $succ=0$                | $2^{10} - 63$      | Reserved for future standard use                                            |
| FENCE       | $rd\neq$ <b>x0</b> , $rs1=$ <b>x0</b> ,<br>fm=0, and either<br>pred=0 or $succ=0$ | $2^{10} - 63$      |                                                                             |
| FENCE       | rd=rs1=x0, fm=0,<br>$pred=0, succ\neq 0$                                          | 15                 |                                                                             |
| FENCE       | rd=rs1=x0, fm=0,<br>$pred\neq W, succ=0$                                          | 15                 |                                                                             |
| FENCE       | rd=rs1=x0, fm=0,<br>pred=W, succ=0                                                | 1                  | PAUSE                                                                       |
| SLTI        | rd=x0                                                                             | $2^{17}$           |                                                                             |
| SLTIU       | rd=x0                                                                             | $\frac{2}{2^{17}}$ |                                                                             |
| SLLI        | rd=x0                                                                             | $2^{10}$           |                                                                             |
| SRLI        | rd=x0                                                                             | $\frac{1}{2^{10}}$ | Designated for custom use                                                   |
| SRAI        | rd=x0                                                                             | $\frac{1}{2^{10}}$ | , , , , , , , , , , , , , , , , , , , ,                                     |
| SLT         | rd=x0                                                                             | $\frac{1}{2^{10}}$ |                                                                             |
| SLTU        | rd=x0                                                                             | $2^{10}$           |                                                                             |

Table 2.3: RV32I HINT instructions.

## Chapter 3

# "Zifencei" Instruction-Fetch Fence, Version 2.0

This chapter defines the "Zifencei" extension, which includes the FENCE. I instruction that provides explicit synchronization between writes to instruction memory and instruction fetches on the same hart. Currently, this instruction is the only standard mechanism to ensure that stores visible to a hart will also be visible to its instruction fetches.

We considered but did not include a "store instruction word" instruction (as in MAJC [21]). JIT compilers may generate a large trace of instructions before a single FENCE.I, and amortize any instruction cache snooping/invalidation overhead by writing translated instructions to memory regions that are known not to reside in the I-cache.

The FENCE.I instruction was designed to support a wide variety of implementations. A simple implementation can flush the local instruction cache and the instruction pipeline when the FENCE.I is executed. A more complex implementation might snoop the instruction (data) cache on every data (instruction) cache miss, or use an inclusive unified private L2 cache to invalidate lines from the primary instruction cache when they are being written by a local store instruction. If instruction and data caches are kept coherent in this way, or if the memory system consists of only uncached RAMs, then just the fetch pipeline needs to be flushed at a FENCE.I.

The FENCE.I instruction was previously part of the base I instruction set. Two main issues are driving moving this out of the mandatory base, although at time of writing it is still the only standard method for maintaining instruction-fetch coherence.

First, it has been recognized that on some systems, FENCE.I will be expensive to implement and alternate mechanisms are being discussed in the memory model task group. In particular, for designs that have an incoherent instruction cache and an incoherent data cache, or where the instruction cache refill does not snoop a coherent data cache, both caches must be completely flushed when a FENCE.I instruction is encountered. This problem is exacerbated when there are multiple levels of I and D cache in front of a unified cache or outer memory system.

Second, the instruction is not powerful enough to make available at user level in a Unix-like operating system environment. The FENCE.I only synchronizes the local hart, and the OS can reschedule the user hart to a different physical hart after the FENCE.I. This would require the OS to execute an additional FENCE.I as part of every context migration. For this reason, the standard Linux ABI has removed FENCE.I from user-level and now requires a system call to maintain instruction-fetch coherence, which allows the OS to minimize the number of FENCE.I

executions required on current systems and provides forward-compatibility with future improved instruction-fetch coherence mechanisms.

Future approaches to instruction-fetch coherence under discussion include providing more restricted versions of FENCE.I that only target a given address specified in rs1, and/or allowing software to use an ABI that relies on machine-mode cache-maintenance operations.

| 31 2      | 0 19 15 | 5 14 12 | 11 7 | 6 0      |
|-----------|---------|---------|------|----------|
| imm[11:0] | rs1     | funct3  | rd   | opcode   |
| 12        | 5       | 3       | 5    | 7        |
| 0         | 0       | FENCE.I | 0    | MISC-MEM |

The FENCE.I instruction is used to synchronize the instruction and data streams. RISC-V does not guarantee that stores to instruction memory will be made visible to instruction fetches on a RISC-V hart until that hart executes a FENCE.I instruction. A FENCE.I instruction ensures that a subsequent instruction fetch on a RISC-V hart will see any previous data stores already visible to the same RISC-V hart. FENCE.I does *not* ensure that other RISC-V harts' instruction fetches will observe the local hart's stores in a multiprocessor system. To make a store to instruction memory visible to all RISC-V harts, the writing hart also has to execute a data FENCE before requesting that all remote RISC-V harts execute a FENCE.I.

The unused fields in the FENCE.I instruction, imm[11:0], rs1, and rd, are reserved for finer-grain fences in future extensions. For forward compatibility, base implementations shall ignore these fields, and standard software shall zero these fields.

Because FENCE.I only orders stores with a hart's own instruction fetches, application code should only rely upon FENCE.I if the application thread will not be migrated to a different hart. The EEI can provide mechanisms for efficient multiprocessor instruction-stream synchronization.

## Chapter 4

# "Zihintntl" Non-Temporal Locality Hints, Version 0.2

Warning! This draft specification may change before being accepted as standard by RISC-V International.

The NTL instructions are HINTs that indicate that the explicit memory accesses of the immediately subsequent instruction (henceforth "target instruction") exhibit poor temporal locality of reference. The NTL instructions do not change architectural state, nor do they alter the architecturally visible effects of the target instruction. Four variants are provided:

The NTL.P1 instruction indicates that the target instruction does not exhibit temporal locality within the capacity of the innermost level of private cache in the memory hierarchy. NTL.P1 is encoded as ADD  $x\theta$ ,  $x\theta$ ,  $x\theta$ .

The NTL.PALL instruction indicates that the target instruction does not exhibit temporal locality within the capacity of any level of private cache in the memory hierarchy. NTL.PALL is encoded as ADD  $x\theta$ ,  $x\theta$ ,  $x\beta$ .

The NTL.S1 instruction indicates that the target instruction does not exhibit temporal locality within the capacity of the innermost level of shared cache in the memory hierarchy. NTL.S1 is encoded as ADD  $x\theta$ ,  $x\theta$ ,  $x\theta$ .

The NTL.ALL instruction indicates that the target instruction does not exhibit temporal locality within the capacity of any level of cache in the memory hierarchy. NTL.ALL is encoded as ADD  $x\theta$ ,  $x\theta$ , x5.

The NTL instructions can be used to avoid cache pollution when streaming data or traversing large data structures, or to reduce latency in producer-consumer interactions.

A microarchitecture might use the NTL instructions to inform the cache replacement policy, or to decide which cache to allocate into, or to avoid cache allocation altogether. For example, NTL.P1 might indicate that an implementation should not allocate a line in a private L1 cache, but should allocate in L2 (whether private or shared). In another implementation, NTL.P1 might allocate the line in L1, but in the least-recently used state.

NTL.ALL will typically inform implementations not to allocate anywhere in the cache hierarchy. Programmers should use NTL.ALL for accesses that have no exploitable temporal locality. Like any HINTs, these instructions may be freely ignored. Hence, although they are described in terms of cache-based memory hierarchies, they do not mandate the provision of caches.

Some implementations might respect these HINTs for some memory accesses but not others: e.g., implementations that implement LR/SC by acquiring a cache line in the exclusive state in L1 might ignore NTL instructions on LR and SC, but might respect NTL instructions for AMOs and regular loads and stores.

Table 4.1 lists several software use cases and the recommended NTL variant that *portable* software—i.e., software not tuned for any specific implementation's memory hierarchy—should use in each case.

| Scenario                                                       | Recommended NTL variant |
|----------------------------------------------------------------|-------------------------|
| Access to a working set between 64 KiB and 256 KiB in size     | NTL.P1                  |
| Access to a working set between 256 KiB and 1 MiB in size      | NTL.PALL                |
| Access to a working set greater than 1 MiB in size             | NTL.S1                  |
| Access with no exploitable temporal locality (e.g., streaming) | NTL.ALL                 |
| Access to a contended synchronization variable                 | NTL.PALL                |

Table 4.1: Recommended NTL variant for portable software to employ in various scenarios.

The working-set sizes listed in Table 4.1 are not meant to constrain implementers' cache-sizing decisions. Cache sizes will obviously vary between implementations, and so software writers should only take these working-set sizes as rough guidelines.

Table 4.2 lists several sample memory hierarchies and recommends how each NTL variant maps onto each cache level. The table also recommends which NTL variant that implementation-tuned software should use to avoid allocating in a particular cache level. For example, for a system with a private L1 and a shared L2, it is recommended that NTL.P1 and NTL.PALL indicate that temporal locality cannot be exploited by the L1, and that NTL.S1 and NTL.ALL indicate that temporal locality cannot be exploited by the L2. Furthermore, software tuned for such a system should use NTL.P1 to indicate a lack of temporal locality exploitable by the L1, or should use NTL.ALL indicate a lack of temporal locality exploitable by the L2.

If the C extension is provided, compressed variants of these HINTs are also provided: C.NTL.P1 is encoded as C.ADD  $x\theta$ , x2; C.NTL.PALL is encoded as C.ADD  $x\theta$ , x3; C.NTL.S1 is encoded as C.ADD  $x\theta$ , x4; and C.NTL.ALL is encoded as C.ADD  $x\theta$ , x5.

The NTL instructions affect all memory-access instructions except the cache-management instructions in the Zichom extension.

As of this writing, there are no other exceptions to this rule, and so the NTL instructions affect all memory-access instructions defined in the base ISAs and the A, F, D, Q, C, and V standard extensions, as well as those defined within the hypervisor extension in Volume II.

The NTL instructions can affect cache-management operations other than those in the Zicbom extension. For example, NTL.PALL followed by CBO.ZERO might indicate that the line should be allocated in L3 and zeroed, but not allocated in L1 or L2.

| Memory hierarchy               | Recommended mapping of NTL |            |         |           | Recom                     | mended | NTL va | riant for |
|--------------------------------|----------------------------|------------|---------|-----------|---------------------------|--------|--------|-----------|
|                                | vari                       | ant to act | tual ca | che level | explicit cache management |        |        |           |
|                                | P1                         | PALL       | S1      | ALL       | L1                        | L2     | L3     | L4/L5     |
|                                |                            | Common     | Scenar  | rios      |                           |        |        |           |
| No caches                      |                            | -          |         |           |                           | n      | one    |           |
| Private L1 only                | L1                         | L1         | L1      | L1        | ALL                       | _      |        | _         |
| Private L1; shared L2          | L1                         | L1         | L2      | L2        | P1                        | ALL    |        | _         |
| Private L1; shared L2/L3       | L1                         | L1         | L2      | L3        | P1                        | S1     | ALL    | _         |
| Private L1/L2                  | L1                         | L2         | L2      | L2        | P1                        | ALL    |        | _         |
| Private L1/L2; shared L3       | L1                         | L2         | L3      | L3        | P1                        | PALL   | ALL    | _         |
| Private L1/L2; shared L3/L4    | L1                         | L2         | L3      | L4        | P1                        | PALL   | S1     | ALL       |
|                                | J                          | Incommor   | n Scena | arios     |                           |        |        |           |
| Private L1/L2/L3; shared L4    | L1                         | L3         | L4      | L4        | P1                        | P1     | PALL   | ALL       |
| Private L1; shared L2/L3/L4    | L1                         | L1         | L2      | L4        | P1                        | S1     | ALL    | ALL       |
| Private L1/L2; shared L3/L4/L5 | L1                         | L2         | L3      | L5        | P1                        | PALL   | S1     | ALL       |
| Private L1/L2/L3; shared L4/L5 | L1                         | L3         | L4      | L5        | P1                        | P1     | PALL   | ALL       |

Table 4.2: Mapping of NTL variants to various memory hierarchies.

When an NTL instruction is applied to a prefetch hint in the Zicbop extension, it indicates that a cache line should be prefetched into a cache that is *outer* from the level specified by the NTL.

For example, in a system with a private L1 and shared L2, NTL.P1 followed by PREFETCH.R might prefetch into L2 with read intent.

To prefetch into the innermost level of cache, do not prefix the prefetch instruction with an NTL instruction.

In some systems, NTL.ALL followed by a prefetch instruction might prefetch into a cache or prefetch buffer internal to a memory controller.

Software is discouraged from following an NTL instruction with an instruction that does not explicitly access memory. Nonadherence to this recommendation might reduce performance but otherwise has no architecturally visible effect.

In the event that a trap is taken on the target instruction, implementations are discouraged from applying the NTL to the first instruction in the trap handler. Instead, implementations are recommended to ignore the HINT in this case.

If an interrupt occurs between the execution of an NTL instruction and its target instruction, execution will normally resume at the target instruction. That the NTL instruction is not reexecuted does not change the semantics of the program.

Some implementations might prefer not to process the NTL instruction until the target instruction is seen (e.g., so that the NTL can be fused with the memory access it modifies). Such implementations might preferentially take the interrupt before the NTL, rather than between the NTL and the memory access.

Since the NTL instructions are encoded as ADDs, they can be used within LR/SC loops without voiding the forward-progress guarantee. But, since using other loads and stores within an LR/SC loop does void the forward-progress guarantee, the only reason to use an NTL within such a loop is to modify the LR or the SC.

## Chapter 5

# "Zihintpause" Pause Hint, Version 2.0

The PAUSE instruction is a HINT that indicates the current hart's rate of instruction retirement should be temporarily reduced or paused. The duration of its effect must be bounded and may be zero.

Software can use the PAUSE instruction to reduce energy consumption while executing spinwait code sequences. Multithreaded cores might temporarily relinquish execution resources to other harts when PAUSE is executed. It is recommended that a PAUSE instruction generally be included in the code sequence for a spin-wait loop.

A future extension might add primitives similar to the x86 MONITOR/MWAIT instructions, which provide a more efficient mechanism to wait on writes to a specific memory location. However, these instructions would not supplant PAUSE. PAUSE is more appropriate when polling for non-memory events, when polling for multiple events, or when software does not know precisely what events it is polling for.

The duration of a PAUSE instruction's effect may vary significantly within and among implementations. In typical implementations this duration should be much less than the time to perform a context switch, probably more on the rough order of an on-chip cache miss latency or a cacheless access to main memory.

A series of PAUSE instructions can be used to create a cumulative delay loosely proportional to the number of PAUSE instructions. In spin-wait loops in portable code, however, only one PAUSE instruction should be used before re-evaluating loop conditions, else the hart might stall longer than optimal on some implementations, degrading system performance.

PAUSE is encoded as a FENCE instruction with pred=W, succ=0, fm=0, rd=x0, and rs1=x0.

PAUSE is encoded as a hint within the FENCE opcode because some implementations are expected to deliberately stall the PAUSE instruction until outstanding memory transactions have completed. Because the successor set is null, however, PAUSE does not mandate any particular memory ordering—hence, it truly is a HINT.

Like other FENCE instructions, PAUSE cannot be used within LR/SC sequences without voiding the forward-progress guarantee.

The choice of a predecessor set of W is arbitrary, since the successor set is null. Other HINTs similar to PAUSE might be encoded with other predecessor sets.