# COL-216 Lab-report-2.4

### 2020CS10356

### March 2022

## 1 Introduction

This lab assignment is VHDL description of processor.

There is a make file available in the submission directory which can compile all the files in one attempt.

## Follow the commands to run make file in linux system (if available)

1.make(compiles all the files )2.make plot(gtkwave of processor )

NO additional components are created only registers are added and the processor is changed to multi-clock design

#### Changes in the design:

Made some changes to the ALU component used loops instead of all concurrent statements.

The new updated precision of ALU is:

|   | Tofo. | *******                           |          |        |             |
|---|-------|-----------------------------------|----------|--------|-------------|
|   |       |                                   |          |        |             |
|   |       |                                   |          |        | Utilization |
|   |       |                                   |          |        |             |
|   | Info: |                                   |          |        | 48.57%      |
| # | Info: | Global Buffers                    | Θ        | 32     | 0.00%       |
| # | Info: | LUTs                              | 244      | 63400  | 0.38%       |
| # | Info: | CLB Slices                        | 48       | 15850  | 0.30%       |
| # | Info: | Dffs or Latches                   | Θ        | 126800 | 0.00%       |
| # | Info: | Block RAMs                        | Θ        | 135    | 0.00%       |
| # | Info: | DSP48E1s                          | Θ        | 240    | 0.00%       |
| # | Info: |                                   |          |        |             |
| # | Info: | *******                           | ******   | ****** | ***         |
| # | Info: | Library: work Cell: ALU_32        | /iew: be | h      |             |
| # | Info: | ********                          | ******   | ****** | ***         |
| # | Info: | Number of ports :                 |          | 102    |             |
| # | Info: | Number of nets :                  |          | 594    |             |
| # | Info: | Number of instances :             |          | 494    |             |
| # | Info: | Number of references to this view | v :      | Θ      |             |
| # | Info: | Total accumulated area :          |          |        |             |
| # | Info: | Number of LUTs :                  |          | 244    |             |
| # | Info: | Number of Primitive LUTs :        |          | 262    |             |
| # | Info: | Number of LUTs with LUTNM/HLUTNM  | :        | 36     |             |
| # | Info: | Number of MUX CARRYs :            |          | 125    |             |
| # | Info: | Number of accumulated instances   | :        | 589    |             |
| # | Info  | ******                            |          |        |             |
|   |       |                                   |          |        |             |

Figure 1: Device Utilisation for ALU

Made some changes to the flags component used loops instead of all concurrent statements.

```
# Info: Device Utilization for 7A100TCSG324
# Info: Resource
                         Used Avail Utilization
# Info; -----
# Info: IOS 38 210 18.10%
# Info: Global Buffers 0 32 0.00%
# Info: LUTS 7 63400 0.01%
# Info: IOs
# Info: Library: work Cell: flags View: beh
# Info:
# Info: Number of ports :
# Info: Number of nets:
# Info: Number of instances :
# Info: Number of references to this view :
# Info: Total accumulated area :
# Info: Number of LUTs :
# Info: Number of Primitive LUTs :
# Info: Number of LUTs with LUTNM/HLUTNM :
# Info: Number of accumulated instances :
# Info: ****************
# Info: IO Register Mapping Report
```

Figure 2: Device Utilisation for Flags

## 2 Multi Processor

The processor created in this assignment is based on multi clock cycles at one clock cycle only one of the components are in process remaining are ideal.

after every clock period the values are stored in particular registers connected to the device.

when reset is 1 PC automatically converts to X0000000.

and signals are updated corresponding to the clock edge given in testbench. Logic for addition and sign extension is no longer required. ALU will provide the next address that goes into PC.

Components contained in processor are:

- 1.) ALU\_32
- 2.) Conditional\_Checker
- 3.)data\_memory
- 4.)flags
- 5.)register\_file.

## 3 Sample test inputs given in Assignment -2.2

Test Case 1:

The program memory is given in data memory along with the data as there is no requirement of two memory storing units in multi cycle design the PC and many corresponding additions are done in ALU wothout the extra requirement of Adderes. as there is only one component usage in one cycle.



Figure 3: Example-1

This corresponding example has no branch instructions. All the instructions are shown in Instr after clock cycles (7 clock cycles). instructions one after the other are read and executed simulataneously. The following example is a program which contains branch instructions and going back of instructions is clearly seen in the following images of the examples.



Figure 4: Example-2



Figure 5: Example-2



Figure 6: Example-2

```
for inputs: 0=\ X"E3A00000", 1=\ X"E3A01000", 2=\ X"E0800001", 3=\ X"E2811001", 4=\ X"E3510004", 5=\ X"1AFFFFFB", 6=\ X"E2411001", 7=\ X"E0003001", 8=\ X"E0204001", 9=\ X"E1802001", 10=\ X"E0645003", 11=\ X"E0A41003", 12=\ X"E0C42003", 13=\ X"E0E41003", 14=\ X"E1110002", 15=\ X"E1320003", 16=\ X"E1510002", 17=\ X"E1710002", 18=\ X"E1A01002", 19=\ X"E1C11003", 20=\ X"E3=\] X"E5801000", 24=\ X"E2811002", 25=\ X"E5801004", 26=\ X"E5902000", 27=\ X"E5903004", 28=\ X"E0434002", others=\[ X"000000000"
```



Figure 7: Example-3



Figure 8: Example-3

```
\begin{aligned} &\text{for inputs: } 0=& \downarrow \text{X"E3A00000"}, \ 1=& \downarrow \text{X"E3A01000"}, \ 2=& \downarrow \text{X"E0800001"}, \ 3=& \downarrow \text{X"E2811001"}, \\ 4=& \downarrow \text{X"E3510004"}, \ 5=& \downarrow \text{X"1AFFFFB"}, 6=& \downarrow \text{X"000000000"}, 7=& \downarrow \text{X"000000000"}, 8=& \downarrow \text{X"E2411001"}, \\ 9=& \downarrow \text{X"E0003001"}, 10=& \downarrow \text{X"E0204001"}, \ 11=& \downarrow \text{X"E1802001"}, \ 12=& \downarrow \text{X"E0645003"}, \\ 13=& \downarrow \text{X"E0A41003"}, 14=& \downarrow \text{X"E0C42003"}, 15=& \downarrow \text{X"E0E41003"}, 16=& \downarrow \text{X"E1110002"}, \\ 17=& \downarrow \text{X"E1320003"}, 18=& \downarrow \text{X"E1510002"}, 19=& \downarrow \text{X"E1710002"}, 20=& \downarrow \text{X"E1A01002"}, 21=& \downarrow \text{X"E1C11003"}, 22=& \downarrow \text{X"E112020"}, 22=& \downarrow \text{X"E1801000"}, 26=& \downarrow \text{X"E2811002"}, 27=& \downarrow \text{X"E5801004"}, 28=& \downarrow \text{X"E5902000"}, 29=& \downarrow \text{X"E5903004"}, \\ 30=& \downarrow \text{X"E0434002"}, \text{others}=& \downarrow \text{X"000000000"} \end{aligned}
```



Figure 9: Example-4



Figure 10: Example-4



Figure 11: Example-5



Figure 12: Example-5