



# Low-Overhead Software Transactional Memory with Progress Guarantees and Strong Semantics

Minjia Zhang,

Jipeng Huang, Man Cao, Michael D. Bond

#### Do We Need Efficient STM?

#### **Problem Solved!**







#### **Problem Solved?**

HTM is limited...



#### **Problem Solved?**

Best-effort HTM: no completion guarantee<sup>1</sup>
Performance penalty: short transactions<sup>2</sup>
Language-level support for atomic blocks: STM fallback

```
atomic {
  from.balance -= amount;
  to.balance += amount;
}
```

<sup>[1]</sup> I. Calciu et al. Invyswell: A Hybrid Transactional Memory for Haswell's Restricted Transactional Memory. In PACT, 2014.

<sup>[2]</sup> R. M. Yoo et al. Performance Evaluation of Intel Transactional Synchronization Extensions for High-Performance Computing. In SC, 2013.

#### **Software Transactional Memory Is Slow**

Existing STMs add high overhead 1,2,3

<sup>[1]</sup> C. Cascaval et al. Software Transactional Memory: Why Is It Only a Research Toy? In CACM, 2008

<sup>[2]</sup> A. Dragojevi´c, et al. Why STM Can Be More than a Research Toy. In CACM, 2011

<sup>[3]</sup> R. M. Yoo et al. Kicking the Tires of Software Transactional Memory: Why the Going Gets Tough. In SPAA, 2008.

#### **Software Transactional Memory Is Slow**

Existing STMs add high overhead 1,2,3

Related challenges: scalability, progress guarantees, strong semantics

<sup>[1]</sup> C. Cascaval et al. Software Transactional Memory: Why Is It Only a Research Toy? In CACM, 2008

<sup>[2]</sup> A. Dragojevi'c, et al. Why STM Can Be More than a Research Toy. In CACM, 2011

<sup>[3]</sup> R. M. Yoo et al. Kicking the Tires of Software Transactional Memory: Why the Going Gets Tough. In SPAA, 2008.

#### **Expensive to detect conflicts**

```
T1
atomic {
   ... = o.f;
   \dots = p.g;
  o.f = ...;
   p.g = ...;
```

T2

o.f = ...

#### **Expensive to detect conflicts**

```
T1
atomic {
   ... = o.f;
   \dots = p.g;
  o.f = ...;
   p.g = ...;
```

T2

p.g = ...

#### **Expensive to detect conflicts**

```
T1
atomic {
   ... = o.f;
   \dots = p.g;
  o.f = ...;
   p.g = ...;
```

T2

t.k = ...

#### **Expensive to detect conflicts**



T2

7

# LarkTM



#### **LarkTM Contributions**

- ☐ Adds very low overhead
- ☐ Achieves good scalability by using a hybrid approach
- ☐ Provides strong progress guarantees
- ☐ Provides strong atomicity

# **Key Insight**

Avoid high instrumentation costs by minimizing instrumentation costs for non-conflicting accesses

# LarkTM Design

Per-object biased reader-writer locks<sup>1,2</sup>



**Eager concurrency control** 



Piggybacking conflict detection and conflict resolution on lock transfers

<sup>1.</sup> M. D. Bond et al. Octet: Capturing and Controlling Cross-Thread Dependences Efficiently. In OOSPLA, 2013.

<sup>2.</sup> B. Hindman and D. Grossman. Atomicity via Source-to-Source Translation. In MSPC, 2006.

# LarkTM Design

Per-object biased reader-writer locks<sup>1,2</sup>



**Eager concurrency control** 



Piggybacking conflict detection and conflict resolution on lock transfers

- Minimal instrumentation and synchronization for both transactional and non-transactional non-conflicting accesses
- Does not release locks even if transactions commit

<sup>1.</sup> M. D. Bond et al. Octet: Capturing and Controlling Cross-Thread Dependences Efficiently. In OOSPLA, 2013.

<sup>2.</sup> B. Hindman and D. Grossman. Atomicity via Source-to-Source Translation. In MSPC, 2006.

### **Biased Locks**



#### **Biased Locks**



T1 T2



lme



20

T2



T2





T2

















#### **A Transactional Conflict**



#### **Not A Transactional Conflict**







# **Strong Progress Guarantees**



# **Strong Progress Guarantees**



Starvation and livelock freedom







**Transactional vs. Non-transactional Conflict** 



**Transactional vs. Non-transactional Conflict** 











#### LarkTM-O

Adds very low overhead and scales well for low-contention cases

# **High-Contention Applications**





# **High-Contention Applications**



## LarkTM-S

**Handling High Contention** 

# LarkTM-S: Hybrid with Traditional Locking



# LarkTM-S: Hybrid with Traditional Locking





## **Comparison Of Concurrency Control**

|                         | Write concurrency control                  | Read concurrency control                   |
|-------------------------|--------------------------------------------|--------------------------------------------|
| LarkTM-O                | Eager per-object biased reader–writer lock | Eager per-object biased reader–writer lock |
| LarkTM-S                | IntelSTM–LarkTM-O hybrid                   | IntelSTM–LarkTM-O hybrid                   |
| IntelSTM <sup>1,2</sup> | Eager per-object lock                      | Lazy version validation                    |
| NOrec <sup>3</sup>      | Lazy global seqlock                        | Lazy value validation                      |

<sup>1</sup> B. Saha et al. McRT-STM: A High Performance Software Transactional Memory System for a Multi-Core Runtime. In PPoPP, 2006.

<sup>2</sup> T. Shpeisman et al. Enforcing Isolation and Ordering in STM. In PLDI, 2007.

<sup>3</sup> L. Dalessandro et al. NOrec: Streamlining STM by Abolishing Ownership Records. In PPoPP, 2010.

## **Comparison Of Instrumentation**

|          | Instrumented accesses      |
|----------|----------------------------|
| LarkTM-O | All accesses               |
| LarkTM-S | All accesses               |
| IntelSTM | All accesses               |
| NOrec    | All transactional accesses |

except redundant accesses

# **Comparison Of Progress Guarantees**

|          | Progress Guarantee           |
|----------|------------------------------|
| LarkTM-O | Livelock and starvation free |
| LarkTM-S | Livelock and starvation free |
| IntelSTM | None                         |
| NOrec    | Livelock free                |

## **Comparison Of Semantics**

|          | Semantics                          |
|----------|------------------------------------|
| LarkTM-O | Strong Atomicity                   |
| LarkTM-S | Strong Atomicity                   |
| IntelSTM | Strong Atomicity                   |
| NOrec    | Single Global Lock Atomicity (SLA) |

## **Implementation**

- LarkTM-O, LarkTM-S, IntelSTM (McRT), and NOrec
  - Developed in Jikes RVM 3.1.3
  - All STMs share features as much as possible (e.g., inlining decisions, redundant barrier analysis, name-mangling)
  - Source code publicly available on the Jikes RVM Research Archive



## **Evaluation Methodology**

#### TM programs

STAMP benchmarks

#### STM comparison

- Norec
- IntelSTM
- LarkTM-O
- LarkTM-S

#### Platform

- Eight 8-core processors (AMD Opteron 6272)
- Four 8-core processors (Intel Xeon E5-4620)





























