

# **LogiCORE IP System Monitor** Wizard v2.0

DS608 April 19, 2010 **Product Specification** 

### Introduction

The LogiCORETM IP System Monitor Wizard simplifies the instantiation of the System Monitor into the design in Virtex®-5 and Virtex-6 FPGAs. The Wizard creates an HDL file (Verilog or VHDL) that instantiates and configures the System Monitor to customer requirements. See the Virtex-5 FPGA System Monitor User Guide [Ref 1] and the Virtex-6 FPGA System Monitor User Guide [Ref 2] for detailed descriptions of the System Monitor (SYSMON) functionality.

## **Features**

- Simple user interface
- Easy configuration of various SYSMON modes and parameters
- Simple interface for channel selection and configuration
- Ability to select/deselect alarm outputs
- Ability to set alarm limits
- Calculates all the parameters and register values

| LogiCORE IP Facts                                         |                                                                                                                                      |  |  |
|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Core Specifics                                            |                                                                                                                                      |  |  |
| Supported Device<br>Family <sup>(1)</sup>                 | Virtex-5 <sup>(2)</sup> LX/LXT/SXT/TXT/FXT<br>Virtex-6 <sup>(3)</sup> LXT/SXT/HXT                                                    |  |  |
| Provided with Core                                        |                                                                                                                                      |  |  |
| Documentation                                             | Product Specification<br>Getting Started Guide                                                                                       |  |  |
| Design File Formats                                       | VHDL and Verilog                                                                                                                     |  |  |
| Verification                                              | Verilog and VHDL Test Bench                                                                                                          |  |  |
| Instantiation Template                                    | Verilog and VHDL Wrapper                                                                                                             |  |  |
| Design Tool Requirements                                  |                                                                                                                                      |  |  |
| Xilinx Implementation<br>Tools                            | ISE® 12.1 <sup>(4)</sup>                                                                                                             |  |  |
| Verification                                              | ISim 12.1 Mentor Graphics ModelSim 6.5c and above Synopsys VCS and VCS MX 2009.12 and above Cadence IES <sup>(5)</sup> 9.2 and above |  |  |
| Simulation                                                | ISim 12.1 Mentor Graphics ModelSim 6.5c and above Synopsys VCS and VCS MX 2009.12 and above Cadence IES 9.2 and above                |  |  |
| Synthesis                                                 | XST 12.1<br>Synopsys Synplify Pro D-2009.12                                                                                          |  |  |
| Support                                                   |                                                                                                                                      |  |  |
| Provided by Xilinx, Inc. at http://www.xilinx.com/support |                                                                                                                                      |  |  |

- 1. For a list of the devices supported, see the Wizard's release notes.
- 2. For more information on the Virtex-5 devices, see Virtex-5 Family Overview [Ref 3]
- 3. For more information on the Virtex-6 devices, see Virtex-6 Family Overview [Ref 4]
- 4. ISE Service Packs can be downloaded
- from http://www.xilinx.com/support/download.htm
  5. Cadence Incisive Enterprise Simulator (IES)

© 2007, 2010 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners.



## **Functional Description**

The System Monitor Wizard is an interactive graphical user interface (GUI) that instantiates a SYSMON based design on specific needs. Using the wizard, users can explicitly configure the SYSMON to operate in the desired mode. The GUI allows the user to select the channels, enable alarms, and set the alarm limits.

### **SYSMON Functional Features**

Major functional SYSMON features can be used to determine an appropriate mode of operation. These features include:

- Analog to digital conversion
- FPGA temperature and voltage monitoring
- Generate alarms based on user set parameters

# I/O Signals

Table 1 describes the input and output ports provided from the System Monitor Wizard. Availability of ports is controlled by user-selected parameters. For example, when Dynamic Reconfiguration is selected, these ports are exposed to the user. Any port that is not exposed is appropriately tied off or connected to a signal labeled unused in the delivered source code.

Table 1: System Monitor I/O Signals

| Port           | Direction | Description                                                                                                                                                                                                                                  |  |
|----------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| DI_IN[15:0]    | Input     | Input data bus for the dynamic reconfiguration port (DRP).                                                                                                                                                                                   |  |
| DO_OUT[15:0]   | Output    | Output data bus for the dynamic reconfiguration port.                                                                                                                                                                                        |  |
| DADDR_IN[6:0]  | Input     | Address bus for the dynamic reconfiguration port.                                                                                                                                                                                            |  |
| DEN_IN         | Input     | Enable signal for the dynamic reconfiguration port.                                                                                                                                                                                          |  |
| DWE_IN         | Input     | Write enable for the dynamic reconfiguration port.                                                                                                                                                                                           |  |
| DCLK_IN        | Input     | Clock input for the dynamic reconfiguration port.                                                                                                                                                                                            |  |
| DRDY_OUT       | Output    | Data ready signal for the dynamic reconfiguration port.                                                                                                                                                                                      |  |
| RESET_IN       | Input     | Reset signal for the System Monitor control logic and max / min registers.                                                                                                                                                                   |  |
| CONVST_IN      | Input     | Convert start input. This input is used to control the sampling instant on the ADC input and is only used in Event Mode Timin (see Event-Driven Sampling in the Virtex-5 and Virtex-6 FPG, System Monitor user guides, [Ref 1] and [Ref 2]). |  |
| CONVSTCLK_IN   | Input     | Convert start input. This input is connected to a global clock input on the interconnect. Like CONVST, this input is used to control the sampling instant on the ADC inputs and is only used in Event Mode Timing.                           |  |
| VP_IN<br>VN_IN | Input     | One dedicated analog-input pair. The System Monitor has one pair of dedicated analog-input pins that provide a differential analog input.                                                                                                    |  |



Table 1: System Monitor I/O Signals (Cont'd)

| Port                           | Direction | Description                                                                                                                                                                                                                                                                                                                             |  |
|--------------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| VAUXP15[15:0]<br>VAUXN15[15:0] | Inputs    | 16 auxiliary analog-input pairs. In addition to the dedicated differential analog-input, the System Monitor uses 16 differential digital-input pairs as low-bandwidth differential analog inputs. These inputs are configured as analog during FPGA configuration.                                                                      |  |
| USER_TEMP_ALARM_OUT            | Output    | System Monitor temperature-sensor alarm output.                                                                                                                                                                                                                                                                                         |  |
| VCCINT_ALARM_OUT               | Output    | System Monitor V <sub>CCINT</sub> sensor alarm output.                                                                                                                                                                                                                                                                                  |  |
| VCCAUX_ALARM_OUT               | Output    | System Monitor V <sub>CCAUX</sub> -sensor alarm output.                                                                                                                                                                                                                                                                                 |  |
| OT_OUT                         | Output    | Over-Temperature alarm output.                                                                                                                                                                                                                                                                                                          |  |
| CHANNEL_OUT[4:0]               | Outputs   | Channel selection outputs. The ADC input MUX channel selection for the current ADC conversion is placed on these outputs at the end of an ADC conversion.                                                                                                                                                                               |  |
| EOC_OUT                        | Output    | End of Conversion signal. This signal transitions to an active-<br>High at the end of an ADC conversion when the measurement<br>result is written to the status registers. For detailed information,<br>see the System Monitor Timing section in the Virtex-5 and<br>Virtex-6 FPGA System Monitor user guides ([Ref 1] and<br>[Ref 2].) |  |
| EOS_OUT                        | Output    | End of Sequence. This signal transitions to an active-High when the measurement data from the last channel in the Channel Sequencer is written to the status registers. For detailed information, see the System Monitor Timing section in the Virtex-5 and Virtex-6 FPGA System Monitor user guides ([Ref 1] and [Ref 2]).             |  |
| BUSY_OUT                       | Output    | ADC busy signal. This signal transitions High during an ADC conversion. This signal transitions High for an extended period during calibration.                                                                                                                                                                                         |  |
| JTAGLOCKED_OUT                 | Output    | Used to indicated that DRP port has been locked by the JTAG interface.                                                                                                                                                                                                                                                                  |  |
| JTAGMODIFIED_OUT               | Output    | Used to indicate that a JTAG write to the DRP has occurred.                                                                                                                                                                                                                                                                             |  |
| JTAGBUSY_OUT                   | Output    | Used to indicate that a JTAG DRP transaction is in progress.                                                                                                                                                                                                                                                                            |  |



#### **User Attributes**

The System Monitor functionality is configured through the control registers (See the Register File Interface sections in the Virtex-5 and Virtex-6 FPGA System Monitor user guides: [Ref 1] and [Ref 2]). Table 2 lists the attributes associated with these control registers. These control registers can be initialized when the SYSMON primitive is instantiated in the HDL using the attributes listed in Table 2. The control registers can also be initialized through the DRP at run time. The System Monitor Wizard simplifies the initialization of these control registers in the HDL instantiation. The Wizard will generate the correct bit patterns based on user functionality selected through the Wizard GUI.

Table 2: System Monitor Attributes

| Attribute          | Name                            | Control<br>Reg<br>Address | Description                                                                                                                                                                                             |
|--------------------|---------------------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INIT_40            | Configuration register 0        | 40h                       |                                                                                                                                                                                                         |
| INIT_41            | Configuration register 1        | 41h                       | System Monitor configuration registers. For detailed information, see the Virtex-5 and Virtex-6 FPGA System Monitor user guides ([Ref 1] and [Ref 2])                                                   |
| INIT_42            | Configuration register 2        | 42h                       | 3, 3, 4, 4, 4, 4, 4, 4, 4, 4, 4, 4, 4, 4, 4,                                                                                                                                                            |
| INIT_48 to INIT_4F | Sequence<br>registers           | 48h to 4Fh                | Sequence registers used to program the Channel Sequencer function in the System Monitor. For detailed information, see the Virtex-5 and Virtex-6 FPGA System Monitor user guides ([Ref 1] and [Ref 2]). |
| INIT_50 to INIT_57 | Alarm Limits registers          | 50h to 57h                | Alarm threshold registers for the System Monitor alarm function. For detailed information, see the Virtex-5 and Virtex-6 FPGA System Monitor user guides ([Ref 1] and [Ref 2]).                         |
| SIM_MONITOR_FILE   | Simulation Analog<br>Entry File | -                         | This is the text file that contains the analog input stimulus. This is used for simulation.                                                                                                             |
| SIM_DEVICE         | Device family _                 |                           | This is used to identify the device family. This is used for simulation.                                                                                                                                |

# Support

4

Xilinx provides technical support for this LogiCORE product when used as described in the product documentation. Xilinx cannot guarantee timing, functionality, or support of product if implemented in devices that are not defined in the documentation, if customized beyond that allowed in the product documentation, or if changes are made to any section of the design labeled *DO NOT MODIFY*.

# Ordering Information

The System Monitor<sup>TM</sup> Wizard LogiCORE IP core is provided free of charge under the terms of the <u>Xilinx End User License Agreement</u>. The core can be generated by the Xilinx ISE CORE Generator software, which is a standard component of the Xilinx ISE Design Suite. This version of the core can be generated using the ISE CORE Generator system v12.1 or higher. For more information, please visit the <u>Architecture Wizards web page</u>.



Information about additional Xilinx LogiCORE modules is available at the Xilinx IP Center. For pricing and availability of other Xilinx LogiCORE modules and software, please contact your local Xilinx sales representative.

## References

- 1. <u>UG192</u>, Virtex-5 FPGA System Monitor User Guide
- 2. <u>UG370</u>, Virtex-6 FPGA System Monitor User Guide
- 3. DS100, Virtex-5 Family Overview
- 4. DS150, Virtex-6 Family Overview
- 5. <u>UG741</u>, System Monitor Wizard Getting Started Guide

# **Revision History**

The following table shows the revision history for this document:

| Date     | Version | Description of Revisions                                                                                                                                                                                                                                                                                                                    |  |
|----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 02/15/07 | 1.0     | Initial Xilinx release.                                                                                                                                                                                                                                                                                                                     |  |
| 04/19/10 | 2.0     | LogiCORE IP System Monitor Wizard v2.0 release. Updated tools and version numbers. Expanded supported Virtex-5 devices. Added support for Virtex-5 TXT and FXT sub-families. Added Virtex-6 FPGA support. Added "Functional Description," "SYSMON Functional Features," "I/O Signals," "Support," "Ordering Information," and "References." |  |

### **Notice of Disclaimer**

Xilinx is providing this product documentation, hereinafter "Information," to you "AS IS" with no warranty of any kind, express or implied. Xilinx makes no representation that the Information, or any particular implementation thereof, is free from any claims of infringement. You are responsible for obtaining any rights you may require for any implementation based on the Information. All specifications are subject to change without notice. XILINX EXPRESSLY DISCLAIMS ANY WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE INFORMATION OR ANY IMPLEMENTATION BASED THEREON, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF INFRINGEMENT AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE. Except as stated herein, none of the Information may be copied, reproduced, distributed, republished, downloaded, displayed, posted, or transmitted in any form or by any means including, but not limited to, electronic, mechanical, photocopying, recording, or otherwise, without the prior written consent of Xilinx.