## **Chapter 9 PIC USART**

1

#### Introduction

- Computers transfer data in two ways: Parallel and Serial.
- Parallel: Eight or more data lines, few feet only, short time
- Serial: Single data line, long distance
- The PIC18 has serial communication capability built into it.

- Objective Explain serial communication protocol
- Describe data transfer rate and bps rate
- Interface the PIC18 with an RS232 connector
- Describe the main registers used by serial communication of the PIC18
- Program the PIC18 serial port in Assembly

2

#### **Basics of Serial Communication**

• The byte of data must be converted to serial bits using a parallel-in-serial-out shift register



#### **Basics of Serial Communication (cont'd)**

- The receiving end must be a serial-in-parallel-out shift register and pack them into a byte.
- Two methods of serial data communication: Asynchronous and Synchronous

Transfers a block of data at a time at a time

5

### **Start and Stop Bits**

• In the asynchronous method, each character is placed between start and stop bits (framing)



Framing ASCII 'A' (41H)

### Half-and Full-Duplex Transmission



6

## Asynchronous serial data transmission

An asynchronous serial data link is said to be character oriented (7 or 8 information bits and plus several control bits). When no information is being transmitted, the line is in an idle state. Traditionally, idle state is referred to as the mark level - a logical 1 level.

A start bit: This bit precedes the first data bit indicating the beginning of a character. The start bit is a logical zero, commonly referred to as a space. Seven to eight data bits: The number of data bits may be either seven or eight (software set by the user). The LSB bit is transmitted first and the MSB, last.

An optional even or odd parity bit: If used, a parity bit is added after the last (MSB) data bit. For even parity, the parity bit is set such that the total number of 1s, including itself, is even. For odd parity, the total number of 1s in data and parity bits is odd.

One or more stop bits: Each character is terminated with one or more stop bits. A stop bit is a logical 1, commonly referred to as a mark.

8

7

#### **Data Transfer Rate**

- Rate of data transfer: bps (bits per second)
- Another widely used terminology for bps is baud rate
- For Asynchronous serial data communication, the baud rate is generally limited to 100,000bps

9

# SPBRG Register and Baud Rate in the PIC18

• The baud rate can be calculated using the following equations:

| BRGH | Baud Rate           |
|------|---------------------|
| 0    | $f_{osc}/[64(X+1)]$ |
| 1    | $f_{osc}/[16(X+1)]$ |

• X = in 8 bit mode (default)



10

|       |                                           |                                                             | Regist   | CI)            |       |      |       |
|-------|-------------------------------------------|-------------------------------------------------------------|----------|----------------|-------|------|-------|
| R/W-0 | R/W-0                                     | R/W-0                                                       | R/W-0    | R/W-0          | R/W-0 | R-1  | R/W-0 |
| CSRC  | TX9                                       | TXEN <sup>(1)</sup>                                         | SYNC     | SENDB          | BRGH  | TRMT | TX9D  |
| bit 7 | · ·                                       |                                                             |          |                |       |      | bit ( |
| bit 7 | Asynchronou<br>Don't care.<br>Synchronous |                                                             |          | ally from BRG) |       |      |       |
| bit 6 | TX9: 9-Bit T                              | ode (clock from e<br>ransmit Enable b<br>9-bit transmission | nit<br>n | ce)            |       |      |       |
|       | n - Selecte s                             | 3-bit transmission                                          |          |                |       |      |       |

## **TXSTA (Transmit Status and Control** Register) (Cont'd)

bit 4 SYNC: EUSART Mode Select bit 1 = Synchronous mode o = Asynchronous mode

SENDB: Send Break Character bit bit 3

Asynchronous mode:

1 = Send Sync Break on next transmission (cleared by hardware upon completion)

o = Sync Break transmission completed

Synchronous mode:

BRGH: High Baud Rate Select bit bit 2

Asynchronous mode: 1 = High speed o = Low speed Synchronous mode:

TRMT: Transmit Shift Register Status bit

1 = TSR empty o = TSR full

bit 0 TX9D: 9th bit of Transmit Data

Can be address/data bit or a parity bit.

Note 1: SREN/CREN overrides TXEN in Sync mode.

13

15

bit 1

## **RCSTA (Receive Status and Control** Register) (Cont'd)

bit 4 CREN: Continuous Receive Enable bit

> Asynchronous mode: 1 = Enables receiver

o = Disables receiver

Synchronous mode:
1 = Enables continuous receive until enable bit CREN is cleared (CREN overrides SREN)

o = Disables continuous receive bit 3

ADDEN: Address Detect Enable bit

Asynchronous mode 9-bit (RX9 = 1):

1 = Enables address detection, enables interrupt and loads the receive buffer when RSR<8> is set

o = Disables address detection, all bytes are received and ninth bit can be used as parity bit Asynchronous mode 9-bit (RX9 = 0):

FERR: Framing Error bit bit 2

1 = Framing error (can be updated by reading RCREG register and receiving next valid byte)

 = No framing error OERR: Overrun Error bit

1 = Overrun error (can be cleared by clearing bit CREN)

o = No overrun error

RX9D: 9th bit of Received Data

This can be an address/data bit or a parity bit and must be calculated by user firmware.

# **RCSTA** (Receive Status and Control Register)

| R/W-0      | R/W-0                       | R/W-0                                                                                              | R/W-0         | R/W-0                              | R-0  | R-0                | R-x   |  |  |  |  |
|------------|-----------------------------|----------------------------------------------------------------------------------------------------|---------------|------------------------------------|------|--------------------|-------|--|--|--|--|
| SPEN       | RX9                         | SREN                                                                                               | CREN          | ADDEN                              | FERR | OERR               | RX9D  |  |  |  |  |
| bit 7      |                             | •                                                                                                  |               | •                                  | •    |                    | bit 0 |  |  |  |  |
| Legend:    |                             |                                                                                                    |               |                                    |      |                    |       |  |  |  |  |
| R = Readal | ble bit                     | W = Writable                                                                                       | oit           | U = Unimplemented bit, read as '0' |      |                    |       |  |  |  |  |
| -n = Value | at POR                      | '1' = Bit is set                                                                                   |               | '0' = Bit is de                    | ared | x = Bit is unknown |       |  |  |  |  |
| bit 6      | RX9: 9-Bit R                | rt disabled (held<br>eceive Enable b<br>)-bit reception                                            |               |                                    |      |                    |       |  |  |  |  |
| bit 5      | SREN: Singl                 | o = Selects 8-bit reception  SREN: Single Receive Enable bit <u>Asynchronous mode:</u> Don't care. |               |                                    |      |                    |       |  |  |  |  |
|            | 1 = Enables<br>0 = Disables | s mode – Master<br>single receive<br>single receive<br>sared after recep                           | tion is compl |                                    |      |                    |       |  |  |  |  |

14

16

## **PIR1 (Peripheral Interrupt Request** Register 1)

|      |   |                                                                                                                                                                                                                                                   | RCIF                              | TXIF       |                       |             |      |          |  |  |
|------|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------------|-----------------------|-------------|------|----------|--|--|
| RCII | F | Receive                                                                                                                                                                                                                                           | interrupt                         | flag hit   |                       |             |      |          |  |  |
|      |   | I = The UART has received a byte of data and it is sitting in the RCREG register (receive buffer), waiting to be picked up.  Upon reading the RCREG register, the RCIF is cleared to allow the next byte to be received.  0 = The RCREG is empty. |                                   |            |                       |             |      |          |  |  |
| TXII | ? | 0 = The                                                                                                                                                                                                                                           | t interrupt<br>TXREG 1<br>TXREG ( | egister is | full.<br>ouffer) regi | ister is em | pty. |          |  |  |
|      |   |                                                                                                                                                                                                                                                   |                                   |            |                       |             |      | REG Upon |  |  |

ted via the TX pin, the TXIF flag bit is raised to indicate that it is ready for the next

byte. So, we must monitor this flag before twel write a new byte into TXREG, otherwise,

we wipe out the last byte before it is transmitted.

#### **UART TX in more detail**

- 1. Before transmission, three bits must be specified:
  - SPEN = 1 to enable the UART module
  - TXEN = 1 to enable the TX module
  - SYNC = 0 asynchronous TX
- 2. TXIF (TXREG empty) flag is set when TXEN is set
- 3. Write to TXREG.
- 4. Two Events:
  - Content of TXREG is transferred to TSR. TXIF is set again.
  - TSR is filled. TRMT (TSR empty) flag becomes 0.
- 5. A byte, framed between the start and stop bit, is transmitted out.
- 6. Once the stop bit has been sent out, TRMT becomes 1.

17

17

#### Setting up Asynchronous TX (10 Mhz)

 Main:
 movlw movwf
 b'00100100'
 ; TXEN = 1, SYNC = 0, BRGH = 1

 movlw b'10010000'
 ; SPEN = 1

 movwf
 RCSTA

 movlw b'64'
 ; Set Baud rate for 9600

 movwf
 SPBRG

movlw 'A'
call putChar
bra \$

putChar: btfss TXSTA, TRMT ; wait until the last TX finishes bra putChar ; TRMT = 1 if TX finishes ; TRMT = 1 if TX finishes ; Put 'A' into TXREG

return

#### Setting up Asynchronous TX (4 Mhz)

ain: movlw b'00100100' ; TXEN = 1, SYNC = 0, BRGH = 1 movwf TXSTA

movlw b'10010000'; SPEN = 1

movwf RCSTA movlw D'25'; Set Baud rate for 9600

movlw 'A'

SPBRG

call putChar bra \$

movwf

 $\begin{array}{ll} putChar: btfss & TXSTA, TRMT \\ bra & putChar \end{array} \hspace{0.2in} ; wait until the last TX finishes \\ ; TRMT = 1 if TX finishes \end{array}$ 

movwf TXREG ; Put 'A' into TXREG

return

ırn

## PIC18 UART Reception

#### T = 1/Baud Rate



- Receiver must know the transmission baud rate in order to sample correctly.
- If the stop bit of 1 is not detected, <u>framing error</u> occurs.

2

19

PIC18 UART Reception
• USART peripheral needs to be enabled (RCSTA.SPEN)

- Receiving on UART needs to be enabled (RCSTA.CREN)
- The PIR1.RCIF flag will be raised by the microcontroller after it received a valid byte.
- The user needs to copy the received byte out of RCREG. This will automatically reset RCIF.



21

21

## **PIC18 UART Reception**

In practice, we will not use polling to wait an input. We use the interrupt concept.

In software,

- Configure some registers to enable the UART RX interrupt in the beginning part of the program.
- Write an interrupt service routine to process the input

So, in the normal condition, the system serves some other tasks. When an input byte is arrived, the hardware will generate an interrupt (for UART RX). The CPU will finish the current instruction. After identify the source of interrupts (using polling to identify, check IF bits of each possible source), the CPU can jump the UART RX service routine.

**PIC18 UART Reception** 

This example receives bytes and output to PORTD (4 Mhz)

TRISD ; set PORTD as output Main: clrf

> b'00100100' ; SPEN = 1, SYNC = 0, BRGH = 1movwf TXSTA

b'10010000 ; SPEN = 1, CREN = 1movlw

movwf RCSTA

movlw 25 ; Set Baud rate for 9600 movwf SPBRG

MainLoop: btfss PIR1, RCIF ; wait until receiving a complete byte MainLoop

bra RCREG, PORTD ; move the received byte to PORTD movff

MainLoop