

### **VN5772AK-E**

# Quad smart power solid-state relay for complete H-bridge configurations

#### **Features**

| Туре       | R <sub>DS(on)</sub>  | I <sub>OUT</sub>    | V <sub>CC</sub> |
|------------|----------------------|---------------------|-----------------|
| VN5772AK-E | 100 m $\Omega^{(1)}$ | 18 A <sup>(2)</sup> | 36 V            |

- 1. Total resistance of one side in bridge configuration.
- 2. Typical current limitation value.

#### General features

- Inrush current management by active power limitation on the high-side switches
- Very low standby current
- Very low electromagnetic susceptibility
- Compliant with European directive 2002/95/EC

#### ■ Protections

- High-side drivers under voltage shutdown
- Overvoltage clamp
- Output current limitation
- High and low-side overtemperature shutdown
- Short-circuit protection
- ESD protection

#### Diagnostic functions

- Proportional load current sense
- Thermal shutdown indication on both the high and low-side switches

### **Applications**

- DC motor driving in full or half-bridge configuration
- All types of resistive, inductive and capacitive loads

#### Table 1. Device summary





### **Description**

The VN5772AK-E is a device formed by three monolithic chips housed in a standard SO-28 package: a double high-side and two low-side switches. The double high-side is made using STMicroelectronics® VIPower® M0-5 technology, while the low-side switches are fully protected VIPower M0-5 OMNIFET III. This device is suitable to drive a DC motor in a bridge configuration as well as to be used as a quad switch for any low-voltage application. The dual high-side switches integrate built-in non latching thermal shutdown with thermal hysteresis. An output current limiter protects the device in overload conditions. In the case of long overload duration, the device limits the dissipated power to a safe level-up to thermal shutdown intervention. An analog current sense pin delivers a current proportional to the load current (according to a known ratio) and indicates overtemperature shutdown of the relevant high-side switch through a voltage flag. The low-side switches have built-in non latching thermal shutdown with thermal hysteresis, linear current limitation and overvoltage clamping. In case of long overload duration, the low-side switches limit the dissipated power to a safe level up to the thermal shutdown intervention. Fault feedback for overtemperature shutdown of the low-side switch is indicated by the relevant status pin.

Contents VN5772AK-E

## **Contents**

| 1 | Bloc | k diagram and pin description                                 | 5    |
|---|------|---------------------------------------------------------------|------|
| 2 | Elec | trical specification                                          | 7    |
|   | 2.1  | Absolute maximum ratings                                      | 7    |
|   | 2.2  | Thermal data                                                  | 8    |
|   | 2.3  | Electrical characteristics                                    | 9    |
|   |      | 2.3.1 Electrical characteristics for dual high-side switches  | 9    |
|   | 2.4  | Electrical characteristics curves for dual high-side switches | . 15 |
|   | 2.5  | Electrical characteristics for low-side switch                | . 17 |
|   | 2.6  | Electrical characteristics curves for low-side switch         | . 19 |
| 3 | App  | lication information                                          | . 21 |
|   | 3.1  | Maximum demagnetization energy (V <sub>CC</sub> = 13.5 V)     | . 24 |
| 4 | Pack | kage and PC board thermal data                                | . 25 |
|   | 4.1  | SO-28 thermal data                                            | . 25 |
| 5 | Pack | kage and packing information                                  | . 30 |
|   | 5.1  | ECOPACK <sup>®</sup> package                                  | . 30 |
|   | 5.2  | Package mechanical data                                       | . 30 |
|   | 5.3  | Packing information                                           | . 32 |
| 6 | Revi | sion history                                                  | . 33 |

VN5772AK-E List of tables

# List of tables

| l able 1. | Device summary                                                                      | 1    |
|-----------|-------------------------------------------------------------------------------------|------|
| Table 2.  | Pin description                                                                     | 6    |
| Table 3.  | Dual high-side switch                                                               | 7    |
| Table 4.  | Low side switch                                                                     | 8    |
| Table 5.  | Thermal data                                                                        | 8    |
| Table 6.  | Power section                                                                       |      |
| Table 7.  | Switching (VCC = 13 V)                                                              | 9    |
| Table 8.  | Logic inputs                                                                        | . 10 |
| Table 9.  | Protection and diagnostics                                                          |      |
| Table 10. | Current sense (8 V < VCC < 16 V)                                                    | . 11 |
| Table 11. | Truth table high-side driver                                                        | . 13 |
| Table 12. | Electrical transient requirements (part 1/3)                                        |      |
| Table 13. | Electrical transient requirements (part 2/3)                                        | . 14 |
| Table 14. | Electrical transient requirements (part 3/3)                                        |      |
| Table 15. | PowerMOS section - off                                                              |      |
| Table 16. | PowerMOS section - on                                                               |      |
| Table 17. | Switching (T <sub>j</sub> = 25° C, unless otherwise specified)                      | . 17 |
| Table 18. | Source drain diode                                                                  |      |
| Table 19. | Input section                                                                       | . 17 |
| Table 20. | STATUS pin                                                                          |      |
| Table 21. | Protection and diagnostics (-40 °C < Tj < 150 °C, unless otherwise specified)       |      |
| Table 22. | Truth table low-side driver                                                         |      |
| Table 23. | Thermal calculations in clockwise and anti-clockwise operation in steady-state mode |      |
| Table 24. | Thermal resistances definitions                                                     |      |
| Table 25. | Single pulse thermal impedance definitions                                          |      |
| Table 26. | Thermal calculations in transient mode                                              |      |
| Table 27. | Thermal parameters                                                                  | . 29 |
| Table 28. | SO-28 mechanical data                                                               | . 31 |
| Table 29. | Document revision history                                                           | . 33 |

List of figures VN5772AK-E

# **List of figures**

| Figure 1.  | Block diagram                                                                             |     |
|------------|-------------------------------------------------------------------------------------------|-----|
| Figure 2.  | Configuration diagram (top view)                                                          | . 6 |
| Figure 3.  | Current sense delay characteristics                                                       | 12  |
| Figure 4.  | Switching time waveforms                                                                  | 12  |
| Figure 5.  | Output voltage drop limitation                                                            | 12  |
| Figure 6.  | Off-state output current                                                                  | 15  |
| Figure 7.  | High-level input current                                                                  |     |
| Figure 8.  | Input voltage clamp                                                                       | 15  |
| Figure 9.  | Low level input voltage                                                                   | 15  |
| Figure 10. | High-level input voltage                                                                  |     |
| Figure 11. | Input voltage hysteresis                                                                  | 15  |
| Figure 12. | On-state resistance vs Tcase                                                              | 16  |
| Figure 13. | On-state resistance vs VCC                                                                | 16  |
| Figure 14. | Undervoltage shutdown                                                                     | 16  |
| Figure 15. | Turn-on voltage slope                                                                     | 16  |
| Figure 16. | I <sub>LIMH</sub> vs Tcase                                                                | 16  |
| Figure 17. | Turn-off voltage slope                                                                    | 16  |
| Figure 18. | Source diode forward characteristics                                                      |     |
| Figure 19. | Static drain source on-resistance vs drain current (3 pin)                                | 19  |
| Figure 20. | Static drain source on-resistance vs input voltage (3 pin)                                | 19  |
| Figure 21. | Static drain source on-resistance vs drain current                                        | 19  |
| Figure 22. | Transfer characteristics                                                                  | 19  |
| Figure 23. | Output characteristics                                                                    | 19  |
| Figure 24. | Normalized on-resistance vs temperature                                                   | 20  |
| Figure 25. | Normalized input threshold vs temperature                                                 | 20  |
| Figure 26. | Typical application schematic                                                             | 21  |
| Figure 27. | Recommended motor operation                                                               |     |
| Figure 28. | Waveforms (high-side switches)                                                            | 23  |
| Figure 29. | Waveforms (high-side switches)                                                            | 24  |
| Figure 30. | SO-28 PC board <sup>(1)</sup>                                                             | 25  |
| Figure 31. | Chipset configuration                                                                     |     |
| Figure 32. | Auto and mutual Rthj-amb vs PCB copper area in open box free air condition <sup>(1)</sup> |     |
| Figure 33. | SO-28 HSD thermal impedance junction-ambient single pulse                                 |     |
| Figure 34. | SO-28 LSD thermal impedance junction-ambient single pulse                                 | 28  |
| Figure 35. | Thermal fitting model of an H-bridge in SO-28                                             |     |
| Figure 36. | SO-28 package dimensions                                                                  |     |
| Figure 37. | SO-28 tube shipment (no suffix)                                                           |     |
| Figure 38. | Tape and reel shipment (suffix "TR")                                                      | 32  |
|            |                                                                                           |     |

# 1 Block diagram and pin description

Figure 1. **Block diagram** Vcc Vcc clamp Undervoltage GND 🗀 Clamp 1 SOURCE1 INPUT1 Driver 1 Clamp 2 Current limiter 1 Driver 2 INPUT2 Logic SOURCE2 Vds limiter 1 Current limiter 2 Overtemp. 1 Power limitation VDS limiter 2 Overtemp. 2 Power limitation IDS1 C.SENSE Overvoltage IDS2 DRAIN3 Clamp INPUT3 [ LOGIC STATUS3[ SOURCE3 Linear Current Limiter Over Temperature Overvoltage DRAIN4 Clamp STATUS4 LOGIC INPUT4 SOURCE4

Linear Current

Limiter

Over

Temperature

Table 2. Pin description

| Nº pin         | Name            | Function                                                                      |
|----------------|-----------------|-------------------------------------------------------------------------------|
| 1, 3, 25, 28   | DRAIN 3         | Drain of switch 3 (low-side switches)                                         |
| 2              | INPUT 3         | Input of switch 3 (low-side switch)                                           |
| 4              | STATUS 3        | Status of switch 3 (low-side switch)                                          |
| 11             | STATUS 4        | Status of switch 4 (low-side switch)                                          |
| 5, 10, 19, 24  | V <sub>CC</sub> | Drain of switches 1 and 2 (high-side switches) and power supply voltage       |
| 6              | GND             | Ground of switches 1 and 2 (high-side switches)                               |
| 8              | INPUT 1         | Input of switch 1 (high-side switch)                                          |
| 7              | INPUT 2         | Input of switch 2 (high-side switch)                                          |
| 9              | C.SENSE         | Analog current sense pin, delivers a current proportional to the load current |
| 12, 14, 15, 18 | DRAIN 4         | Drain of switch 4 (low-side switches)                                         |
| 13             | INPUT 4         | Input of switch 4 (low-side switch)                                           |
| 16, 17         | SOURCE 4        | Source of switch 4 (low-side switches)                                        |
| 22, 23         | SOURCE 2        | Source of switch 2 (high-side switches)                                       |
| 20, 21         | SOURCE 1        | Source of switch 1 (high-side switches)                                       |
| 26, 27         | SOURCE 3        | Source of switch 3 (low-side switches)                                        |

Figure 2. Configuration diagram (top view)



6/34 Doc ID 16084 Rev 6

# 2 Electrical specification

### 2.1 Absolute maximum ratings

Stressing the device above the rating listed in the "absolute maximum ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to the conditions in the tables below for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE program and other relevant quality document.

Table 3. Dual high-side switch

| Symbol               | Parameter                                                                                                                                                 | Value                                    | Unit        |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-------------|
| V <sub>CC</sub>      | DC supply voltage                                                                                                                                         | 41                                       | V           |
| -V <sub>CC</sub>     | Reverse DC supply voltage                                                                                                                                 | 0.3                                      | V           |
| - I <sub>GND</sub>   | DC reverse ground pin current                                                                                                                             | 200                                      | mA          |
| I <sub>OUT</sub>     | DC output current                                                                                                                                         | Internally limited                       | Α           |
| - I <sub>OUT</sub>   | Reverse DC output current                                                                                                                                 | -12                                      | Α           |
| I <sub>IN</sub>      | DC input current                                                                                                                                          | -1 to 10                                 | mA          |
| -I <sub>CSENSE</sub> | DC reverse C.SENSE pin current                                                                                                                            | 200                                      | mA          |
| V <sub>CSENSE</sub>  | Current sense maximum voltage                                                                                                                             | V <sub>CC</sub> - 41<br>+V <sub>CC</sub> | V<br>V      |
| E <sub>MAX</sub>     | Maximum switching energy (single pulse) (L = 3 mH; $R_L = 0 \Omega$ ; $V_{bat} = 13.5 V$ ; $T_{jstart} = 150 °C$ ; $I_{OUT} = I_{limL}(Typ.)$ )           | 104                                      | mJ          |
| V <sub>ESD</sub>     | Electrostatic discharge (human body model: R = 1.5 KΩ; C = 100 pF)  - Input  - Current sense  - SOURCE <sub>n</sub> /DRAIN <sub>n</sub> - V <sub>CC</sub> | 4000<br>2000<br>5000<br>5000             | V<br>V<br>V |
| V <sub>ESD</sub>     | Charge device model (CDM-AEC-Q100-011)                                                                                                                    | 750                                      | V           |
| T <sub>i</sub>       | Junction operating temperature                                                                                                                            | -40 to 150                               | °C          |
| T <sub>stg</sub>     | Storage temperature                                                                                                                                       | -55 to 150                               | °C          |

Table 4. Low side switch

| Symbol            | Parameter                                                                           | Value              | Unit |
|-------------------|-------------------------------------------------------------------------------------|--------------------|------|
| V <sub>DSn</sub>  | Drain-source voltage (V <sub>INn</sub> = 0 V)                                       | Internally clamped | V    |
| I <sub>INn</sub>  | Input current                                                                       | -1 to 10           | mA   |
| I <sub>Dn</sub>   | Drain current                                                                       | Internally limited | Α    |
| -I <sub>Dn</sub>  | Reverse DC output current                                                           | -4                 | Α    |
| I <sub>STAT</sub> | DC status current                                                                   | -1 to 10           | mA   |
| V <sub>ESD1</sub> | Electrostatic discharge (R = 1.5 KΩ, C = 100 pF):  – Drain  – Supply, status, input | 5000<br>4000       | V    |
| V <sub>ESD2</sub> | Electrostatic discharge on output pins only (R = 330 $\Omega$ , C = 150 pF)         | 2000               | V    |
| T <sub>j</sub>    | Operating junction-temperature                                                      | -40 to 150         | °C   |
| T <sub>stg</sub>  | Storage temperature                                                                 | -55 to 150         | °C   |

### 2.2 Thermal data

Table 5. Thermal data

| Symbol                  | Parameter                                              | Max. value | Unit |
|-------------------------|--------------------------------------------------------|------------|------|
| R <sub>thj-leadHS</sub> | Thermal resistance junction-case (high-side switch)    | 22         | °C/W |
| R <sub>thj-leadLS</sub> | Thermal resistance junction-case (low-side switch)     | 21         | °C/W |
| D                       | Thermal resistance junction-ambient (high-side switch) | 47         | °C/W |
| R <sub>thj-amb</sub>    | Thermal resistance junction-ambient (low-side switch)  | 57         | °C/W |

### 2.3 Electrical characteristics

#### 2.3.1 Electrical characteristics for dual high-side switches

Values specified in this section are for 8 V < V<sub>CC</sub> < 36 V; -40 °C <  $T_j$  < 150 °C, unless otherwise specified (for each channel).

Table 6. Power section

| Symbol               | Parameter                                                   | Test conditions                                                                                           | Min. | Тур.             | Max.             | Unit |
|----------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------|------------------|------------------|------|
| V <sub>CC</sub>      | Operating supply voltage                                    |                                                                                                           | 4.5  | 13               | 36               | V    |
| V <sub>USD</sub>     | Undervoltage shutdown                                       |                                                                                                           |      | 3.5              | 4.5              | V    |
| V <sub>USDhyst</sub> | Undervoltage shutdown hysteresis                            |                                                                                                           |      | 0.5              |                  | V    |
|                      | R <sub>ON</sub> On-state resistance                         | I <sub>OUT</sub> = 3 A; T <sub>j</sub> = 25 °C                                                            |      |                  | 50               | mΩ   |
| R <sub>ON</sub>      |                                                             | I <sub>OUT</sub> = 3 A; T <sub>j</sub> = 150 °C                                                           |      |                  | 100              |      |
|                      |                                                             | I <sub>OUT</sub> = 3 A; V <sub>CC</sub> = 5 V; T <sub>j</sub> = 25 °C                                     |      |                  | 65               |      |
| V <sub>clamp</sub>   | Voltage clamp                                               | I <sub>S</sub> = 20 mA                                                                                    | 41   | 46               | 52               | V    |
|                      | Supply gurrent                                              | Off-state: $V_{CC} = 13 \text{ V}$ ; $T_j = 25 \text{ °C}$ , $V_{IN} = V_{OUT} = V_{SENSE} = 0 \text{ V}$ |      | 2 <sup>(1)</sup> | 5 <sup>(1)</sup> | μΑ   |
| I <sub>S</sub>       | Supply current                                              | On-state: $V_{CC} = 13 \text{ V}$ ; $V_{IN} = 5 \text{ V}$ , $I_{OUT} = 0 \text{ A}$                      |      | 3                | 6                | mA   |
| 1                    | I <sub>L(off)</sub> Off-state output current <sup>(2)</sup> | $V_{IN} = V_{OUT} = 0 \text{ V}; V_{CC} = 13 \text{ V},$<br>$T_j = 25 \text{ °C}$                         | 0    | 0.01             | 3                |      |
| L(off)               |                                                             | $V_{IN} = V_{OUT} = 0 \text{ V; } V_{CC} = 13 \text{ V,}$ $T_j = 125 \text{ °C}$                          | 0    |                  | 5                | μA   |
| V <sub>F</sub>       | Output - V <sub>CC</sub> diode voltage <sup>(2)</sup>       | I <sub>OUT</sub> = 3A, T <sub>j</sub> = 150 °C                                                            |      |                  | 0.7              | V    |

<sup>1.</sup> PowerMOS leakage included.

Table 7. Switching  $(V_{CC} = 13 \text{ V})$ 

| Symbol                                 | Parameter              | Test conditions                           | Min. | Тур.             | Max. | Unit |
|----------------------------------------|------------------------|-------------------------------------------|------|------------------|------|------|
| t <sub>d(on)</sub>                     | Turn-on delay time     | $R_L = 6.5 \Omega$ (see <i>Figure 4</i> ) | _    | 25               | _    | μs   |
| t <sub>d(off)</sub>                    | Turn-off delay time    | $R_L = 6.5 \Omega$ (see <i>Figure 4</i> ) | _    | 20               |      | μs   |
| (dV <sub>OUT</sub> /dt) <sub>on</sub>  | Turn-on voltage slope  | $R_L = 6.5 \Omega$                        | _    | See<br>Figure 15 |      | V/µs |
| (dV <sub>OUT</sub> /dt) <sub>off</sub> | Turn-off voltage slope | $R_L = 6.5 \Omega$                        |      | See<br>Figure 17 |      | V/µs |

<sup>2.</sup> For each channel.

Table 7. Switching (V<sub>CC</sub> = 13 V) (continued)

| Symbol           | Parameter                            | Test conditions                           | Min. | Тур. | Max. | Unit |
|------------------|--------------------------------------|-------------------------------------------|------|------|------|------|
| W <sub>ON</sub>  | Switching energy losses during twon  | $R_L = 6.5 \Omega$ (see <i>Figure 4</i> ) | _    | 0.24 |      | mJ   |
| W <sub>OFF</sub> | Switching energy losses during twoff | $R_L = 6.5 \Omega$ (see <i>Figure 4</i> ) | _    | 0.2  |      | mJ   |

Table 8. Logic inputs

| Symbol               | Parameter                | Test conditions         | Min. | Тур. | Max. | Unit |
|----------------------|--------------------------|-------------------------|------|------|------|------|
| $V_{IL}$             | Low-level input voltage  |                         |      |      | 0.9  | V    |
| I <sub>IL</sub>      | Low-level input current  | V <sub>IN</sub> = 0.9 V | 1    |      |      | μΑ   |
| V <sub>IH</sub>      | High-level input voltage |                         | 2.1  |      |      | V    |
| I <sub>IH</sub>      | High-level input current | V <sub>IN</sub> = 2.1 V |      |      | 10   | μΑ   |
| V <sub>I(hyst)</sub> | Input voltage hysteresis |                         | 0.25 |      |      | V    |
| V                    | Input voltage clamp      | I <sub>IN</sub> = 1 mA  | 5.5  |      | 7    | V    |
| V <sub>ICL</sub>     | input voitage clamp      | I <sub>IN</sub> = -1 mA |      | -0.7 |      | V    |

Table 9. Protection and diagnostics<sup>(1)</sup>

| Symbol             | Parameter                                               | Test conditions                                                          | Min.                 | Тур.                 | Max.                 | Unit |
|--------------------|---------------------------------------------------------|--------------------------------------------------------------------------|----------------------|----------------------|----------------------|------|
|                    | DC short-circuit                                        | V <sub>CC</sub> = 13 V                                                   | 12                   | 18                   | 24                   | Α    |
| l <sub>lim</sub> H | current                                                 | 5 V < V <sub>CC</sub> < 36 V                                             |                      |                      | 24                   | Α    |
| I <sub>limL</sub>  | Short-circuit current during thermal cycling            | $V_{CC} = 13 \text{ V}; T_R < T_j < T_{TSD}$                             |                      | 7                    |                      | Α    |
| T <sub>TSD</sub>   | Shutdown temperature                                    |                                                                          | 150                  | 175                  | 200                  | °C   |
| T <sub>R</sub>     | Reset temperature                                       |                                                                          | T <sub>RS</sub> + 1  | T <sub>RS</sub> + 5  |                      | °C   |
| T <sub>RS</sub>    | Thermal reset of STATUS                                 |                                                                          | 135                  |                      |                      | ů    |
| T <sub>HYST</sub>  | Thermal hysteresis (T <sub>TSD</sub> - T <sub>R</sub> ) |                                                                          |                      | 7                    |                      | °C   |
| V <sub>DEMAG</sub> | Turn-off output voltage clamp                           | $I_{OUT} = 2 \text{ A}; V_{IN} = 0; L = 6 \text{ mH}$                    | V <sub>CC</sub> - 41 | V <sub>CC</sub> - 46 | V <sub>CC</sub> - 52 | V    |
| V <sub>ON</sub>    | Output voltage drop limitation                          | $I_{OUT}$ = 0.1 A,<br>$T_j$ = -40 °C to 150 °C<br>(see <i>Figure 5</i> ) |                      | 25                   |                      | mV   |

To ensure long-term reliability under heavy overload or short-circuit conditions, protection and related diagnostic signals must be used together with a proper software strategy. If the device is subjected to abnormal conditions, this software must limit the duration and number of activation cycles.

Table 10. Current sense (8 V <  $V_{CC}$  < 16 V)

| Symbol                | Parameter                                                | Test conditions                                                                                                                              | Min.         | Тур.         | Max.         | Unit |
|-----------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|--------------|------|
| Κ <sub>0</sub>        | I <sub>OUT</sub> / I <sub>SENSE</sub>                    | $I_{OUT} = 0.35 \text{ A}; V_{SENSE} = 0.5 \text{ V};$<br>$T_j = -40 \text{ °C to } 50 \text{ °C}$                                           | 1430         | 2140         | 2890         |      |
| К <sub>1</sub>        | I <sub>OUT</sub> / I <sub>SENSE</sub>                    | $I_{OUT} = 1 \text{ A; } V_{SENSE} = 0.5 \text{ V;}$ $T_j = -40 \text{ °C to } 150 \text{ °C}$ $T_j = 25 \text{ °C to } 150 \text{ °C}$      | 1470<br>1570 | 2020<br>2020 | 2610<br>2470 |      |
| К <sub>2</sub>        | I <sub>OUT</sub> / I <sub>SENSE</sub>                    | $I_{OUT} = 2 \text{ A; } V_{SENSE} = 4 \text{ V;}$ $T_j = -40 \text{ °C to } 150 \text{ °C}$ $T_j = 25 \text{ °C to } 150 \text{ °C}$        | 1740<br>1790 | 2020<br>2020 | 2320<br>2250 |      |
| К <sub>3</sub>        | I <sub>OUT</sub> / I <sub>SENSE</sub>                    | $I_{OUT} = 6 \text{ A}; V_{SENSE} = 4 \text{ V};$ $T_j = -40 \text{ °C to } 150 \text{ °C}$ $T_j = 25 \text{ °C to } 150 \text{ °C}$         | 1890<br>1890 | 2010<br>2010 | 2140<br>2140 |      |
| V <sub>SENSE</sub>    | Max analog sense output voltage                          | I <sub>OUT</sub> = 4 A;                                                                                                                      | 5            |              |              | V    |
|                       | Analog sense leakage                                     | $I_{OUT} = 0 \text{ A},$ $V_{SENSE} = 0 \text{ V},$ $V_{IN} = 0 \text{ V},$ $T_j = -40 \text{ °C to } 150 \text{ °C}$                        | 0            |              | 1            |      |
| I <sub>SENSE0</sub>   | current                                                  | $I_{OUT} = 0 \text{ A},$ $V_{SENSE} = 0 \text{ V},$ $V_{IN} = 5 \text{ V},$ $T_j = -40 \text{ °C to } 150 \text{ °C}$                        | 0            |              | 2            | μΑ   |
| V <sub>SENSEH</sub>   | Analog sense output voltage in overtemperature condition | $V_{CC} = 13 \text{ V}, R_{SENSE} = 10 \text{ K}\Omega$                                                                                      |              | 9            |              | V    |
| I <sub>SENSEH</sub>   | Analog sense output current in overtemperature condition | V <sub>CC</sub> = 13 V, V <sub>SENSE</sub> = 5 V                                                                                             |              | 8            |              | mA   |
| t <sub>DSENSE2H</sub> | Delay response time from rising edge of INPUT pin        | V <sub>SENSE</sub> < 4 V,<br>0.5 A < I <sub>OUT</sub> < 4 A,<br>I <sub>SENSE</sub> = 90% of I <sub>SENSE max</sub><br>(see <i>Figure 3</i> ) |              | 80           | 250          | μs   |
| t <sub>DSENSE2L</sub> | Delay response time from falling edge of INPUT pin       | V <sub>SENSE</sub> < 4 V,<br>0.5 A < I <sub>OUT</sub> < 4 A,<br>I <sub>SENSE</sub> = 10% of I <sub>SENSE</sub> max<br>(see <i>Figure 3</i> ) |              | 100          | 250          | μs   |

Figure 3. Current sense delay characteristics



Figure 4. Switching time waveforms



Figure 5. Output voltage drop limitation



Table 11. Truth table high-side driver

| Conditions                        | Input | Output | Sense                           |
|-----------------------------------|-------|--------|---------------------------------|
| Normal operation                  | L     | L      | 0                               |
| Тотто органия                     | Н     | Н      | Nominal                         |
| Overtemperature                   | L     | L      | 0                               |
| Overtemperature                   | Н     | L      | V <sub>SENSEH</sub>             |
| Undervoltage                      | L     | L      | 0                               |
| Officervoltage                    | Н     | L      | 0                               |
| Short-circuit to GND              | L     | L      | 0                               |
| $(R_{SC} \le 10 \text{ m}\Omega)$ | Н     | L      | 0 if $T_j < T_{TSD}$            |
| (I/SC = 10 III22)                 | Н     | L      | $V_{SENSEH}$ if $T_j > T_{TSD}$ |
| Chart aircuit to \/               | L     | Н      | 0                               |
| Short-circuit to V <sub>CC</sub>  | Н     | Н      | < Nominal                       |
| Negative output voltage clamp     | L     | L      | 0                               |

| Table 12. | <b>Electrical transient</b> | requirements       | (part 1/3) <sup>(1)</sup> |
|-----------|-----------------------------|--------------------|---------------------------|
| Iabic IZ. | Licciiicai ii aiisiciii     | . I Equil Elliello | (part 1/5)                |

| ISO 7637-2:           | Test levels (2) |       | Number of pulses or        | Burst cy   | cle / pulse | Delays and         |  |
|-----------------------|-----------------|-------|----------------------------|------------|-------------|--------------------|--|
| 2004(E)<br>test pulse | III             | IV    | test times repetition time |            | Impedance   |                    |  |
| 1                     | -75V            | -100V | 5000 pulses                | 0.5s       | 5s          | $2$ ms, $10\Omega$ |  |
| 2a                    | +37V            | +50V  | 5000 pulses                | 0.2s       | 5s          | 50μs, 2Ω           |  |
| 3a                    | -100V           | -150V | 1h                         | 90ms       | 100ms       | 0.1μs, 50Ω         |  |
| 3b                    | +75V            | +100V | 1h                         | 90ms 100ms |             | 0.1μs, 50Ω         |  |
| 4                     | -6V             | -7V   | 1 pulse                    |            |             | 100ms, 0.01Ω       |  |
| 5b <sup>(3)</sup>     | +65V            | +87V  | 1 pulse                    |            |             | 400ms, 2Ω          |  |

- 1. Valid for HSD and H-bridge configuration
- 2. The above test levels must be considered referred to  $V_{CC}$  = 13.5 V except for pulse 5b.
- 3. Valid in case of external load dump clamp: 40V maximum referred to ground.

Table 13. Electrical transient requirements (part 2/3)

| ISO 7637-2:<br>2004E | Test level results <sup>(1)</sup> |    |  |  |  |
|----------------------|-----------------------------------|----|--|--|--|
| test pulse           | III                               | VI |  |  |  |
| 1                    | С                                 | С  |  |  |  |
| 2a                   | С                                 | С  |  |  |  |
| 3a                   | С                                 | С  |  |  |  |
| 3b                   | С                                 | С  |  |  |  |
| 4                    | С                                 | С  |  |  |  |
| 5b <sup>(2)</sup>    | С                                 | С  |  |  |  |

- 1. The above test levels must be considered referred to  $V_{CC}$  = 13.5 V except for pulse 5b.
- 2. Valid in case of external load dump clamp: 40V maximum referred to ground.

Table 14. Electrical transient requirements (part 3/3)

| Class | Contents                                                                                                                                                                 |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| С     | All functions of the device performed as designed after exposure to disturbance.                                                                                         |
| Е     | One or more functions of the device are not performed as designed after exposure to disturbance and cannot be returned to proper operation without replacing the device. |

### 2.4 Electrical characteristics curves for dual high-side switches

Figure 6. Off-state output current



Figure 7. High-level input current



Figure 8. Input voltage clamp



Figure 9. Low level input voltage



Figure 10. High-level input voltage



Figure 11. Input voltage hysteresis



Figure 12. On-state resistance vs  $T_{case}$ 



Figure 13. On-state resistance vs V<sub>CC</sub>



Figure 14. Undervoltage shutdown



Figure 15. Turn-on voltage slope



Figure 16. I<sub>LIMH</sub> vs T<sub>case</sub>



Figure 17. Turn-off voltage slope



#### 2.5 Electrical characteristics for low-side switch

Values specified in this section are for -40 °C <  $T_{\rm j}$  < 150 °C, unless otherwise specified

Table 15. PowerMOS section - off

| Symbol             | Parameter                            | Test conditions                                                          | Min. | Тур. | Max. | Unit |
|--------------------|--------------------------------------|--------------------------------------------------------------------------|------|------|------|------|
| V <sub>CLAMP</sub> | Drain-source voltage clamp           | V <sub>IN</sub> = 0 V; I <sub>D</sub> = 2 A                              | 41   | 46   | 52   | V    |
| V <sub>CLTH</sub>  | Drain-source threshold voltage clamp | V <sub>IN</sub> = 0 V; I <sub>D</sub> = 2 mA                             | 36   |      |      | V    |
|                    | Zero input voltage                   | $V_{DS} = 13 \text{ V}; V_{IN} = 0 \text{ V}; T_j = 25^{\circ}\text{C}$  | 0    |      | 3    |      |
| IDSS               | I <sub>DSS</sub> Drain current       | $V_{DS} = 13 \text{ V}; V_{IN} = 0 \text{ V}; T_j = 125^{\circ}\text{C}$ | 0    |      | 5    | μA   |

#### Table 16. PowerMOS section - on

| Symbol              | Parameter                                                      | Test conditions                                                 | Min. | Тур. | Max. | Unit      |
|---------------------|----------------------------------------------------------------|-----------------------------------------------------------------|------|------|------|-----------|
| Static drain-source | $V_{IN} = 5 \text{ V}; I_D = 2 \text{ A}; T_j = 25 \text{ °C}$ | _                                                               | _    | 50   | mΩ   |           |
| R <sub>DS(on)</sub> | on-resistance                                                  | $V_{IN} = 5 \text{ V}; I_D = 2 \text{ A}; T_j = 150 \text{ °C}$ | _    | _    | 100  | $m\Omega$ |

### Table 17. Switching ( $T_i = 25^{\circ}$ C, unless otherwise specified)

|                     |                                                 | <u> </u>                          |      |      |      |      |
|---------------------|-------------------------------------------------|-----------------------------------|------|------|------|------|
| Symbol              | Parameter                                       | Test conditions                   | Min. | Тур. | Max. | Unit |
| t <sub>d(on)</sub>  | Turn-on delay time                              | $R_L = 6.5 \Omega; V_{CC} = 13 V$ | _    | 6    | _    | μs   |
| t <sub>d(off)</sub> | Turn-off delay time                             | $R_L = 6.5 \Omega; V_{CC} = 13 V$ | _    | 20   | _    | μs   |
| t <sub>r</sub>      | Turn-on voltage slope                           | $R_L = 6.5 \Omega; V_{CC} = 13 V$ | _    | 10   | _    | μs   |
| t <sub>f</sub>      | Turn-off voltage slope                          | $R_L = 6.5 \Omega; V_{CC} = 13 V$ | _    | 10   | _    | μs   |
| $W_{ON}$            | Switching energy losses during t <sub>won</sub> | $R_L = 6.5 \Omega; V_{CC} = 13 V$ | _    | 0.04 |      | mJ   |
| W <sub>OFF</sub>    | Switching energy losses during twoff            | $R_L = 6.5 \Omega; V_{CC} = 13 V$ | _    | 0.06 | _    | mJ   |

#### Table 18. Source drain diode

| Symbol                         | Parameter          | Test conditions                              | Min. | Тур. | Max. | Unit |
|--------------------------------|--------------------|----------------------------------------------|------|------|------|------|
| V <sub>SD</sub> <sup>(1)</sup> | Forward on voltage | I <sub>SD</sub> = 2 A; V <sub>IN</sub> = 0 V |      | 0.8  |      | V    |

<sup>1.</sup> Pulsed: Pulse duration =  $300 \mu s$ , duty cycle 1.5%

Table 19. Input section

| Symbol           | Parameter                     | Test conditions                                              | Min. | Тур. | Max. | Unit |
|------------------|-------------------------------|--------------------------------------------------------------|------|------|------|------|
| I <sub>ISS</sub> | Supply current from input pin | On-state: $V_{IN} = 5 \text{ V}$ ;<br>$V_{DS} = 0 \text{ V}$ |      | 30   | 110  | μΑ   |

Table 19. Input section (continued)

| Symbol            | Parameter               | Test conditions                          | Min. | Тур. | Max. | Unit |  |
|-------------------|-------------------------|------------------------------------------|------|------|------|------|--|
| V <sub>ICL</sub>  | Input voltage clamp     | I <sub>S</sub> = 1 mA                    | 5.5  |      | 7    | \/   |  |
|                   |                         | I <sub>S</sub> = -1 mA                   |      | -0.7 |      | V    |  |
| V <sub>INTH</sub> | Input voltage threshold | $V_{DS} = V_{IN}$ ; $I_D = 1 \text{ mA}$ | 1    |      | 3.5  | V    |  |

Table 20. STATUS pin

| Symbol             | Parameter                    | Test conditions                              | Min. | Тур. | Max. | Unit |
|--------------------|------------------------------|----------------------------------------------|------|------|------|------|
| V <sub>STAT</sub>  | Status low output voltage    | I <sub>STAT</sub> = 1 mA                     |      |      | 0.5  | V    |
| I <sub>LSTAT</sub> | Status leakage current       | Normal operation,<br>V <sub>STAT</sub> = 5 V |      |      | 10   | μΑ   |
| C <sub>STAT</sub>  | STATUS pin input capacitance | Normal operation,<br>V <sub>STAT</sub> = 5 V |      |      | 100  | pF   |
| V <sub>STCL</sub>  | Status voltage clamp         | I <sub>STAT</sub> = 1 mA                     | 5.5  |      | 7    | V    |
|                    |                              | I <sub>STAT</sub> = -1 mA                    |      | -0.7 |      | V    |

Table 21. Protection and diagnostics (-40  $^{\circ}$ C < T $_{\rm j}$  < 150  $^{\circ}$ C, unless otherwise specified)

|                   | <u> </u>                                     |                                               |      |      |      |      |
|-------------------|----------------------------------------------|-----------------------------------------------|------|------|------|------|
| Symbol            | Parameter                                    | Test conditions                               | Min. | Тур. | Max. | Unit |
| I <sub>limH</sub> | DC short-circuit current                     | $V_{DS} = 13 \text{ V}, V_{IN} = 5 \text{ V}$ | 19   | 27   | 38   | А    |
| I <sub>limL</sub> | Short-circuit current during thermal cycling | $V_{DS} = 13 \text{ V}, T_R < T_j < T_{TSD}$  |      | 11   |      | Α    |
| t <sub>dlim</sub> | Step response current limit                  | V <sub>IN</sub> = 5 V, V <sub>DS</sub> = 13 V |      | 20   |      | μs   |
| T <sub>TSD</sub>  | Overtemperature shutdown                     |                                               | 150  | 175  | 200  | °C   |
| T <sub>R</sub>    | Overtemperature reset                        |                                               | 135  |      |      | °C   |

Table 22. Truth table low-side driver

| Conditions       | Input | Drain | Status |
|------------------|-------|-------|--------|
| Normal aparation | L     | Н     | Н      |
| Normal operation | Н     | L     | Н      |
| Overtemperature  | L     | Н     | Н      |
| Overtemperature  | Н     | Н     | L      |

#### 2.6 Electrical characteristics curves for low-side switch

Figure 18. Source diode forward characteristics



Figure 19. Static drain source on-resistance vs drain current (3 pin)



Figure 20. Static drain source on-resistance vs input voltage (3 pin)

Figure 21. Static drain source on-resistance vs drain current





Figure 22. Transfer characteristics



Figure 23. Output characteristics



Figure 24. Normalized on-resistance vs temperature

Vinth (V)

5
4.5
4





Figure 25. Normalized input threshold vs

### 3 Application information



Figure 26. Typical application schematic

Mostly motor bridge drivers use a reverse battery protection diode (D) inside supply rail. This diode prevents a reverse current flow back to Vbatt in case the bridge gets disabled via the logic inputs while motor inductance still carries energy. In order to prevent a hazardous overvoltage at circuit supply terminal ( $V_{CC}$ ), a blocking capacitor (C) is needed to limit the voltage overshoot. As basic orientation, 50  $\mu$ F per 1 A load current is recommended. In alternative, also a Zener protection (Z) is suitable.

Even if a reverse polarity diode is not present, it is recommended to use a capacitor or zener at V<sub>CC</sub> because a similar problem appears in case supply terminal of the module has intermittent electrical contact to the battery or gets disconnected while motor is operating.

22/34



Figure 27. Recommended motor operation



Figure 28. Waveforms (high-side switches)

# 3.1 Maximum demagnetization energy ( $V_{CC} = 13.5 \text{ V}$ )

Figure 29. Maximum turn-off current vs load inductance(1)



<sup>1.</sup> Values are generated with  $R_L = 0~\Omega$  In case of repetitive pulses,  $T_{jstart}$  (at beginning of each demagnetization) of every pulse must not exceed the temperature specified above for curves B and C.

# 4 Package and PC board thermal data

#### 4.1 SO-28 thermal data

Figure 30. SO-28 PC board<sup>(1)</sup>



Layout condition of Rth and Zth measurements (Board finish thickness 1.6 mm +/- 10%; Board double layers; Board dimension 77x86; Board Material FR4; Cu thickness 0.070mm (front and back side); Thermal vias separation 1.2 mm; Thermal via diameter 0.3 mm +/- 0.08 mm; Cu thickness on vias 0.025 mm).

Figure 31. Chipset configuration





Figure 32. Auto and mutual Rthj-amb vs PCB copper area in open box free air condition<sup>(1)</sup>

1. See Figure 31. For more detailed information see Table 23 and Table 24.

Thermal calculations in clockwise and anti-clockwise operation in steadystate mode

| HS <sub>1</sub> | HS <sub>2</sub> | LS <sub>3</sub> | LS <sub>4</sub> | T <sub>jHS12</sub>                                                                                | T <sub>jLS3</sub>                                                                                   | T <sub>jLS4</sub>                                                                                       |
|-----------------|-----------------|-----------------|-----------------|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| On              | Off             | Off             | On              | $P_{dHS1} \times R_{thHS} + P_{dLS4} \times R_{thHSLS} + T_{amb}$                                 | $\begin{array}{c} P_{dHS1} \times R_{thHSLS} + \\ P_{dLS4} \times R_{thLSLS} + T_{amb} \end{array}$ | P <sub>dHS1</sub> x R <sub>thHSLS</sub> +<br>P <sub>dLS4</sub> x R <sub>thLS</sub> + T <sub>amb</sub>   |
| Off             | On              | On              | Off             | $\begin{array}{c} P_{dHS2} \times R_{thHS} + P_{dLS3} \times \\ R_{thHSLS} + T_{amb} \end{array}$ | $P_{dHS2}$ x $R_{thHSLS}$ + $P_{dLS3}$ x $R_{thLS}$ + $T_{amb}$                                     | P <sub>dHS2</sub> x R <sub>thHSLS</sub> +<br>P <sub>dLS3</sub> x R <sub>thLSLS</sub> + T <sub>amb</sub> |

Thermal resistances definitions<sup>(1)</sup> Table 24.

| $\mathbf{R_{thHS}} = \mathbf{R_{thHS1}} = \mathbf{R_{thHS2}}$ | $\begin{array}{l} \mbox{High-side chip thermal resistance junction-to-ambient} \\ \mbox{(HS}_1 \mbox{ or HS}_2 \mbox{ in on-state)} \end{array}$ |
|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| $R_{thLS} = R_{thLS3} = R_{thLS4}$                            | Low-side chip thermal resistance junction-to-ambient                                                                                             |
| $R_{thHSLS} = R_{thHS1LS4} = R_{thHS2LS3}$                    | Mutual thermal resistance junction-to-ambient between high-side and low-side chips                                                               |
| $R_{thLSLS} = R_{thLS3LS4}$                                   | Mutual thermal resistance junction-to-ambient between low-side chips                                                                             |

<sup>1.</sup> values dependent on PCB heatsink area.

Single pulse thermal impedance definitions<sup>(1)</sup> Table 25.

| Z <sub>thHS</sub>                            | High-side chip thermal impedance junction-to-ambient                              |
|----------------------------------------------|-----------------------------------------------------------------------------------|
| $Z_{thLS} = Z_{thLS3} = Z_{thLS4}$           | Low-side chip thermal impedance junction-to-ambient                               |
| $Z_{thHSLS} = Z_{thHS12LS3} = Z_{thHS12LS4}$ | Mutual thermal impedance junction-to-ambient between high-side and low-side chips |
| $Z_{\text{thLSLS}} = Z_{\text{thLS3LS4}}$    | Mutual thermal impedance junction-to-ambient between low-side chips               |

<sup>1.</sup> values dependent on PCB heatsink area.

26/34 Doc ID 16084 Rev 6



Table 26. Thermal calculations in transient mode<sup>(1)</sup>

| T <sub>jHS12</sub> | $Z_{thHS} \times P_{dHS12} + Z_{thHSLS} \times (P_{dLS3} + P_{dLS4}) + T_{amb}$                                                               |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>jLS3</sub>  | Z <sub>thHSLS</sub> x P <sub>dHS12</sub> + Z <sub>thLS</sub> x P <sub>dLS3</sub> + Z <sub>thLSLS</sub> x P <sub>dLS4</sub> + T <sub>amb</sub> |
| T <sub>jLS4</sub>  | $Z_{thHSLS} \times P_{dHS12} + Z_{thLSLS} \times P_{dLS3} + Z_{thLS} \times P_{dLS4} + T_{amb}$                                               |

<sup>1.</sup> Calculation is valid in any dynamic operating condition. Pd values set by user.

Figure 33. SO-28 HSD thermal impedance junction-ambient single pulse





Figure 34. SO-28 LSD thermal impedance junction-ambient single pulse

**Equation 1: Pulse Calculation Formula** 

$$Z_{TH\delta} = R_{TH} \cdot \delta + Z_{THtp} (1 - \delta)$$

where  $\delta = t_P/T$ 



Figure 35. Thermal fitting model of an H-bridge in SO-28

Table 27. Thermal parameters<sup>(1)</sup>

| Area/island (cm <sup>2)</sup> | FP      | 4   | 16  |
|-------------------------------|---------|-----|-----|
| R1 = R5 = R6 = R10 (°C/W)     | 1.5     |     |     |
| R2 = R7 = R11 (°C/W)          | 5.5     |     |     |
| R3 (°C/W)                     | 36      | 34  | 32  |
| R4 (°C/W)                     | 50      | 43  | 36  |
| R8 = R12 (°C/W)               | 40      | 38  | 36  |
| R9 = R13 (°C/W)               | 54      | 52  | 50  |
| R14 = R15 (°C/W)              | 120     |     |     |
| R16 = R17 (°C/W)              | 200     |     |     |
| R18 (°C/W)                    | 400     | 350 | 300 |
| C1 = C5 (W·s/°C)              | 0.00025 |     |     |
| C2 = C7 = C11 (W·s/°C)        | 0.04    |     |     |
| C3 (W·s/°C)                   | 0.2     |     |     |
| C4 (W·s/°C)                   | 2.2     | 3   | 4   |
| C6 = C10 (W·s/°C)             | 0.00075 |     |     |
| C8 = C12 (W·s/°C)             | 0.15    |     |     |
| C9 = C13 (W·s/°C)             | 1.6     | 1.8 | 2   |

<sup>1.</sup> A blank space means that the value is the same as the previous one

# 5 Package and packing information

# 5.1 ECOPACK<sup>®</sup> package

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark.

### 5.2 Package mechanical data

Figure 36. SO-28 package dimensions



Table 28. SO-28 mechanical data

| O. walk all |       | Millimeters |       |
|-------------|-------|-------------|-------|
| Symbol      | Min.  | Тур.        | Max.  |
| Α           |       |             | 2.65  |
| a1          | 0.10  |             | 0.30  |
| b           | 0.35  |             | 0.49  |
| b1          | 0.23  |             | 0.32  |
| С           |       | 0.50        |       |
| c1          |       | 45° (typ.)  |       |
| D           | 17.7  |             | 18.1  |
| Е           | 10.00 |             | 10.65 |
| е           |       | 1.27        |       |
| e3          |       | 16.51       |       |
| F           | 7.40  |             | 7.60  |
| L           | 0.40  |             | 1.27  |
| S           |       | 8° (max.)   |       |

### 5.3 Packing information

Figure 37. SO-28 tube shipment (no suffix)







VN5772AK-E Revision history

# 6 Revision history

Table 29. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 30-Jul-2009 | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                 |
| 10-Sep-2009 | 2        | Updated following figures:  - Figure 29: Maximum turn-off current vs load inductance <sup>(1)</sup> - Figure 32: Auto and mutual Rthj-amb vs PCB copper area in open box free air condition <sup>(1)</sup> - Figure 33: SO-28 HSD thermal impedance junction-ambient single pulse  - Figure 34: SO-28 LSD thermal impedance junction-ambient single pulse  Updated Table 27: Thermal parameters. |
| 14-Jan-2010 | 3        | Updated Figure 26: Typical application schematic.                                                                                                                                                                                                                                                                                                                                                |
| 13-Jul-2011 | 4        | Updated Features list Updated Figure 35: Thermal fitting model of an H-bridge in SO-28 Updated Table 27: Thermal parameters                                                                                                                                                                                                                                                                      |
| 02-Nov-2011 | 5        | Table 17: Switching ( $T_j = 25^{\circ}$ C, unless otherwise specified):  - Changed ( $dV_{OUT}/dt$ ) <sub>on</sub> to $t_r$ - Changed ( $dV_{OUT}/dt$ ) <sub>off</sub> to $t_f$ Added following tables:  - Table 12: Electrical transient requirements (part 1/3)  - Table 13: Electrical transient requirements (part 2/3)  - Table 14: Electrical transient requirements (part 3/3)           |
| 19-Sep-2013 | 6        | Updated Disclaimer.                                                                                                                                                                                                                                                                                                                                                                              |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

34/34 Doc ID 16084 Rev 6

