# Single Events in a COTS Soft-Error Free SRAM at Low Bias Voltage Induced by 15-MeV Neutrons

Juan Antonio Clemente, Francisco J. Franco, Francesca Villa, Maud Baylac, Pablo Ramos, Vanessa Vargas, Hortensia Mecha, Juan A. Agapito, and Raoul Velazco

Abstract—This paper presents an experimental study of the sensitivity to 15-MeV neutrons of Advanced Low Power SRAMs (A-LPSRAM) at low bias voltage little above the threshold value that allows the retention of data. This family of memories is characterized by a 3D structure to minimize the area penalty and to cope with latchups, as well as by the presence of integrated capacitors to hinder the occurrence of single event upsets. In low voltage static tests, classical single event upsets were a minor source of errors, but other unexpected phenomena such as clusters of bitflips and hard errors turned out to be the origin of hundreds of bitflips. Besides, errors were not observed in dynamic tests at nominal voltage. This behavior is clearly different than that of standard bulk CMOS SRAMs, where thousands of errors have been reported.

*Index Terms*—COTS, LPSRAM, neutron tests, radiation hardness, reliability, soft error, SRAM.

#### I. Introduction

ODERN electronic systems are designed to minimize power consumption. In standby mode, non-critical devices can be switched off, only keeping connected to the power supply the main parts of the system. However, the information inside CMOS memories is volatile so they cannot be switched off completely. It has been reported that static random access memories (SRAMs) can keep the information even if the bias voltage falls down to 15–20% of the nominal value [1]. Very often, the combinational logic that interacts with the memory cells does not work until the bias voltage returns to the nominal value. Nevertheless, the information does not disappear.

Manuscript received September 24, 2015; revised December 20, 2015 and January 22, 2016; accepted January 26, 2016. Date of publication July 11, 2016; date of current version August 17, 2016. This work was supported in part by the Spanish MCINN project TIN2013-40968-P, by the Secretaria de Educacion Superior Ciencia e Innovacion del Ecuador (SENESCYT), and by the Jose Castillejo mobility grant for professors and researchers.

- J. A. Clemente and H. Mecha are with the Computer Architecture Department, Facultad de Informática, Universidad Complutense de Madrid (UCM), 28040 Madrid, Spain (e-mail: ja.clemente@fdi.ucm.es; hmecha@fdi.ucm.es).
- F. J. Franco and J. A. Agapito are with the Departamento de Física Aplicada III, Facultad de Ciencias Físicas, Universidad Complutense de Madrid (UCM), 28040 Madrid, Spain (e-mail: fjfranco@fis.ucm.es; agapito@fis.ucm.es).
- R. Velazco is with the Université Grenoble-Alpes & CNRS, TIMA, 166 38042 Grenoble, France (e-mail: raoul.velazco@imag.fr).
- P. Ramos and V. Vargas are with the Université Grenoble-Alpes & CNRS, TIMA, 166 38042 Grenoble, France, and also with the Universidad de las Fuerzas Armadas, ESPE, DEEE, Sangolqui, Ecuador (e-mail: pframos@espe.edu.ec; vcvargas@espe.edu.ec).
- F. Villa and M. Baylac are with the Laboratoire de Physique Subatomique et de Cosmologie LPSC, Université Grenoble-Alpes & CNRS/IN2P3, 166 38042 Grenoble, France (e-mail: francesca.villa@lpsc.in2p3.fr; baylac@lpsc.in2p3.fr).

Digital Object Identifier 10.1109/TNS.2016.2522819

The problem is that, as the bias voltage decreases, the critical charge to trigger a single event upset (SEU) decreases as well [2], [3]. This is also valid for other single events, such as multiple cell/bit upsets (MCU, MBU), etc., with the possible exception of the single event latch-ups (SEL). This fact has led to the demonstration that even electrons, the lightest charged particles, may provoke bitflips in 45-nm CMOS SRAMs at ultra-low bias voltage [1].

Recently, a new kind of SRAM has drawn the attention of different research groups. These memories, built by Renesas Electronics in 150-nm CMOS technology, are called Advanced Low Power SRAMs (A-LPSRAM) [4]. Devices in 110-nm are expected to be available within 2015-2016. Their main characteristic is that the individual 6-transistor cells are not built in planar technology but in a 3D structure (Fig. 1) with advantages such as the minimization of the cell area, the incorporation of capacitors that make less probable the occurrence of bitflips, and the removal of the parasitic pnpn structures prone to trigger latch-ups. According to [5], the value of the capacitors are on the order of 20 fF, and the common plate is ground. To the authors' knowledge, the first independent tests under radiation on A-LPSRAMs were performed at the NASA GSFC to investigate heavy ion effects [6]. Recently, the behavior of these memories under very energetic protons has been explored in order to propose its use in the CERN LHC upgrade [5]. Also, the memories were tested under 15-MeV neutrons at the GENEPI2 facility at nominal bias voltage [7].

However, the tolerance to radiation of these memories has not still been investigated in harder conditions such as low-bias voltage or dynamic operation, where single events are easier to occur. As it was previously stated, bitflips are much more likely to occur when the circuit operates at ultra-low bias voltage, not far from the minimum power supply that allows the retention of data. Also, it has been demonstrated that typical static tests underestimate the cross sections, so dynamic tests are necessary [8]–[10] for a full understanding of the occurrence of single events.

This paper investigates the behavior of A-LPSRAMs under 15-MeV neutrons at bias voltages between a little above the minimum value, and the nominal bias voltage, both in static and in dynamic mode. The experimental setup is described in Section II, including details about the radiation facility. Section III is devoted to show the experimental results. Relevant phenomena are discussed in Section IV.

A short version of this manuscript was presented at the IEEE European Conferences on Radiation Effects on Components and Systems (RADECS 2015), held in Moscow (Russia) [11].





Fig. 1. A typical 6T SRAM cell with extra capacitors (a) 3D-implementation of the circuit (b).

In the present version, more details about the experimental setup and results are offered as well as a much extended discussion about the underlying physical mechanisms.

#### II. EXPERIMENTAL SETUP

Tests were carried out on one sample of an A-LPSRAM with a capacity of 8 Mbit built in 150-nm technology and configured as  $1\mathrm{M} \times 8$  bits. According to the manufacturer, the nominal bias voltage ranges from 2.7 to 3.6 V. However, it was verified that even at 600–650 mV bias voltage, the information previously written was not lost. Besides, the combinational blocks were operational even with a bias voltage value as low as 1.9 V. Below this value, the read-out system does not work.

# A. Description of the GENEPI2 Neutron Source

The GEnerator of NEutrons Pulsed and Intense (GENEPI2) is under operation at LPSC (Laboratoire de Physique Subatomique et de Cosmologie) in Grenoble (France) [12], [13]. This accelerator, originally developed to produce neutrons for nuclear physics experiments, was used for the first time in 2013 to irradiate different types of SRAMs.

GENEPI2 is an electrostatic accelerator producing neutrons by impinging a deuteron (ions of Deuterium ( $\binom{2}{1}$ H)) beam onto a fixed target. The target contains either Tritium ( $\binom{3}{1}$ H or T) or Deuterium ( $\binom{2}{1}$ H or D) according to the required neutron energy. After acceleration, ions of Deuterium (d) produce neutrons by one of the following processes:

- $d + T \rightarrow n + He$
- $d + D \rightarrow n +^3 He$

An ion source, held at high voltage, generates the deuteron beam by ionizing Deuterium gas. The beam is shaped by a series of electrodes, and then accelerated at 250 kV through an accelerating column. After magnetic selection by a dipolar electromagnet, deuterons are guided through a  $\sim 5~\text{m}$  long transport line, including focusing and steering elements. The beam line terminates with the target made of a Tritium or Deuterium compound.

From the target, the neutrons spread in all the directions. When using tritium, the average neutron energy is 14.2 MeV. For our radiation campaigns, we only consider, to first approximation, the neutrons emitted forward. In this case, the neutron energy is maximal at 15 MeV.

Neutrons are emitted from the target in the whole accelerator room. The topside of the SRAM to irradiate is set facing directly the target at a distance determined to match the required neutron flux. Further neutron flux adjustments can be made by varying the average beam intensity on target. While the SRAMs are fully exposed to neutrons, the readout electronic platform is protected by a dedicated neutron shielding.

Neutron production is monitored throughout the experiments to determine the neutron dose for each irradiation. Early 2015, a fresh tritium target was installed, generating a maximum neutron flux of  $4.5 \times 10^7 n \cdot cm^{-2} \cdot s^{-1}$ . Under these conditions, Devices Under Test (DUTs) are exposed to a fluence of  $1.6 \times 10^{11} n \cdot cm^{-2}$  within one hour.

# B. Test System

The memory was written and read by means of a PIC18F85J90 microcontroller. This microcontroller used a 20-MHz quartz clock and, experimentally, it was observed that it could work even with a bias voltage of 1.9 V.

In the low-bias voltage static tests, the microcontroller and the SRAM were biased by two independent power supplies. That of the microcontroller was fixed to 3.3 V, and that of the SRAM was tunable from 0 to 3.3 V. The SRAM bias voltage was measured with a Keithley 2001 multimeter directly at the memory board. The three grounds (two for the power supplies, and one for the multimeter) were connected near the SRAM board for an accurate measurement. That means that six shielded cables, with a length of 20-m each, were necessary to build the electronic system (Fig. 2).

In low-bias voltage static tests, address and data buses, as well as enable signals of the SRAM were set to ground in order to avoid the activation of over-voltage protection structures present in the memories. Thus, a  $0 \times 00$  word was always written in the first address of the memory,  $0 \times 00000$ , no matter the pattern was. Let us bear in mind that only 8 bits were sacrificed in a memory with 8 Mbits and that it also allows testing and debugging the capacity to detect the bitflips.

It is important to highlight that the reading and writing processes were always performed at 3.3 V independently of the value of the power supply biasing the SRAM during the low-bias voltage tests. The microcontroller board and the SRAM were no more than 50 cm away from each other.

Initially, it was intended to perform tests with several patterns. However, as the tests were included in a larger campaign



Fig. 2. Schematic of connections and length of the cables. A 100- $\mu$ F capacitor was placed between the power supply and ground in the microcontroller board, and a smaller one (100 nF) in the SRAM board. The cable shield was connected to the ground output of the 3.3~V power supply.

of experiments, it was decided along the way to focus the tests on the classical checkerboard pattern,  $0 \times 55$ , due to logistic reasons. Thus, most of the data on the static tests shown in the paper were obtained with this pattern.

Within the same 15-MeV neutrons neutron tests campaign, other two bulk CMOS SRAMs from a different manufacturer, in 90 & 130-nm technologies, were tested in identical conditions and with the same test set-up as the Renesas devices. As the behavior of this family of devices under neutron radiation has been thoroughly studied and results presented in this paper agreed with those reported in the literature [14], [15], we concluded that the measurement system was correctly designed and mounted so the results presented in this paper are not due to bugs in the test setup.

Previously, it was verified that data were correctly retained in the SRAMs after one hour observation at 0.70 V. Thus, bitflips observed in the experiments are related to 15-MeV neutrons neutron radiation and not to other effects.

# III. RESULTS

As shown in Table I, the tests were performed in successive steps. As there was not any hint to predict the behavior of the memories with ultra-low bias voltages, the irradiations were performed in long steps, next choosing intermediate values, and eventually repeating voltage values at the end of the experiments.

Table I shows the total number of addresses, containing from one to eight bitflips, that were detected in each round. One can see that, at very low voltage values, the content in hundreds of addresses are corrupted, either with single bitflips or with MBUs. To the authors' opinion, detected errors fall in three categories: clusters of bitflips, hard errors at low bias voltage, and SEUs.

#### A. Static Low Bias Voltage Tests

1) Clusters of Bitflips: Test rounds with hundreds of bitflips are characterized by the occurrence of "clusters of errors" (rounds A-B, F-H, K-N). It is necessary that the bias voltage be

TABLE I
TIME SEQUENCE OF THE IRRADIATIONS

| Round | Pattern | Kind  | $V_L$ | Fluence                | Corrupted addresses |
|-------|---------|-------|-------|------------------------|---------------------|
| A     | 0x00    | Stat. | 0.70  | 2.04                   | 342                 |
| В     | 0x55    | Stat. | 0.80  | 2.04                   | 131                 |
| C     | 0x55    | Stat. | 0.90  | 2.04                   | 1                   |
| D+E   | 0x55    | Stat. | 1.00  | 6.11                   | 0                   |
| F     | 0x55    | Stat. | 0.70  | 2.04                   | 130                 |
| G     | 0x55    | Stat. | 0.75  | 2.05                   | 338                 |
| Н     | 0x55    | Stat. | 0.85  | 2.04                   | 312                 |
| I     | N/A     | Dyn.  | 3.30  | 0.68                   | Aborted             |
| J     | 0x55    | Stat. | 0.90  | 4.07                   | 5                   |
| K     | 0x55    | Stat. | 0.85  | 2.04                   | 129                 |
| L     | 0x55    | Stat. | 0.80  | 2.05                   | 132                 |
| M     | 0x55    | Stat. | 0.75  | 2.04                   | 134                 |
| N     | 0x55    | Stat. | 0.70  | 2.04                   | 133                 |
| O     | 0x55    | Stat. | 0.95  | 6.11                   | 2                   |
| P     | N/A     | Dyn.  | 3.30  | 4.28                   | 0                   |
| Q     | N/A     | Dyn.  | 2.20  | 4.28                   | 0                   |
|       |         |       | V     | $\times 10^9 \ n/cm^2$ |                     |

0.85 V or below. The corruption of words occurs as simple bitflips or MBUs of diverse multiplicity, and concentrated in very close logical addresses. In particular, the distance between the lowest and highest logical address of each cluster is around 128. Even more, upper and lower boundaries are close to consecutive integer multiples of 128 (e.g., in Round A,  $0 \times F9980 =$  $7987 \times 128$  and  $0 \times F99FF = 7988 \times 128 - 1$ ). Table II shows the characteristics of the clusters observed with bias voltage of 0.85 V. In Round H, four clusters of different sizes and with errors of multiplicity up to 7 were registered starting in different logical addresses and finishing near the end of the logical address vector. In Round K, in spite of the fact that the external parameters (bias voltage and pattern) were identical to those of Round H, the cluster appeared at the beginning of the memory. In our experiments, clusters only appeared at the beginning or near the end of the logical address vector and intermediate logical addresses were not observed. Finally, clusters were never simultaneously observed at both regions in the same round.

The occurrence of clusters seems to be independent of the pattern. Table III demonstrates that they can be observed either with  $0\times00$  or  $0\times55$  patterns. The comparison of both tables puts in evidence another interesting characteristic: the clusters near the end of the address vector share the boundaries indicating that only some blocks of 128 words are prone to undergo this phenomenon. Only at 0.75 V a fifth cluster near the end was observed between  $0\times FEB80$  and  $0\times FEBFF$  addresses.

Another interesting feature of the clusters is that the position of the flipped bits depends on the pattern and cluster location. In every cluster of bitflips, it was determined the position of the flipped bits in the affected addresses and was calculated the number of times that positions from 0 (LSB) to 7 (MSB) appeared,  $n_k$ ,  $k \in [0,7]$ . Later, the mean value of expected bitflips was calculated,  $\bar{n} = 1/8 \sum n_k$  as well as the normalized probability of a position to be flipped,  $n_k/\bar{n}$ , (Fig. 3). In Fig. 3(a), saw-shaped lines associated with clusters near  $0 \times FFFFF$  indicate that bits in odd positions of the 8-bit

| Round Start | Start   | End     | Affected addresses | A  | Addresses with $1 \le N \le 8$ flipped bits |    |    |    |    |    |   | Total bitflips |
|-------------|---------|---------|--------------------|----|---------------------------------------------|----|----|----|----|----|---|----------------|
|             | Start   |         |                    | 1  | 2                                           | 3  | 4  | 5  | 6  | 7  | 8 | rotar bitinps  |
| Н           | 0xF9980 | 0xF99FF | 94                 | 41 | 41                                          | 10 | 2  | 0  | 0  | 0  | 0 | 161            |
| Н           | 0xFE982 | 0xFE9FF | 55                 | 47 | 7                                           | 0  | 1  | 0  | 0  | 0  | 0 | 65             |
| Н           | 0xFF180 | 0xFF1FC | 35                 | 29 | 6                                           | 0  | 0  | 0  | 0  | 0  | 0 | 41             |
| Н           | 0xFFF80 | 0xFFFFE | 127                | 2  | 9                                           | 27 | 34 | 31 | 20 | 4  | 0 | 540            |
| K           | 0x00001 | 0x0007F | 127                | 1  | 4                                           | 12 | 26 | 27 | 34 | 17 | 6 | 655            |

TABLE II Characteristics of Clusters of Bitflips with  $V_L=0.85\,V$  and Pattern of  $0\times55$ 

TABLE III Characteristics of Clusters of Bitflips with  $V_L=0.70\,V$  and Pattern of  $0\times00$  (Round A) or  $0\times55$  (Rounds F, N)

| Round Start | Start   | End                 | Affected addresses | A | Addresses with $1 \le N \le 8$ flipped bits |    |    |    |    |    |               | Total bitflips |
|-------------|---------|---------------------|--------------------|---|---------------------------------------------|----|----|----|----|----|---------------|----------------|
|             | Liid    | Afficeted addresses | 1                  | 2 | 3                                           | 4  | 5  | 6  | 7  | 8  | rotar oftinps |                |
| Α           | 0xF9980 | 0xF99FF             | 98                 | 0 | 6                                           | 29 | 28 | 25 | 10 | 0  | 0             | 396            |
| A           | 0xFE981 | 0xFE9FF             | 70                 | 0 | 4                                           | 25 | 11 | 27 | 3  | 0  | 0             | 280            |
| A           | 0xFF180 | 0xFF1FC             | 42                 | 0 | 1                                           | 19 | 3  | 16 | 3  | 0  | 0             | 169            |
| A           | 0xFFF80 | 0xFFFFF             | 128                | 1 | 5                                           | 28 | 47 | 28 | 17 | 2  | 0             | 539            |
| F           | 0x00000 | 0x $0007F$          | 128                | 2 | 7                                           | 16 | 27 | 28 | 37 | 9  | 2             | 613            |
| N           | 0x00001 | 0x $0007F$          | 127                | 0 | 7                                           | 16 | 18 | 35 | 31 | 15 | 5             | 640            |

word are more likely to flip than those in even ones. This behavior seems to appear also in the clusters around  $0 \times 00000$  but the difference between peaks and valleys seems to be not so significant.

Fig. 3(b) compares the bitflip probability with different patterns at 0.7 V. The saw-shaped line appears again with checkerboard pattern but little deviation from the mean value is observed with the all-zeroes pattern, with the possible exception of the least significant bit, 0. This behavior could be related to that presented in [5], where it was reported that transitions from 0 to 1 were 25% more likely than the opposite in irradiations with high-energy protons at nominal voltage. Indeed, our results show clear coherence with the results presented by those authors.

2) Hard Errors at Low Bias Voltage: An off-line study of the addresses where bitflips occurred showed that some of them reappeared from round to round. For example, it was observed that, from round K and below 0.90 V, the word stored in  $0 \times 4D69C$ , supposed to be  $0 \times 55$ , systematically changed into  $0 \times D5$ , behavior not observed in the pristine memory. It is important to clarify that these addresses did not belong to clusters of bitflips. This unexpected phenomenon led to study the memories after the irradiation. Thus, the memory was checked at the nominal voltage writing the  $0 \times 55$  pattern and reading the information, and these addresses seemed to work correctly. However, if the bias voltage falls to 0.7 V, bitflips in the problematic addresses appeared again. Besides, after changing the pattern to  $0 \times 00$  and  $0 \times FF$ , other problematic addresses were observed. In particular, this phenomenon was observed in seven addresses of the memory (Table IV), in all cases only one bit in every 8-bit word being affected.

The error identified as address #6 in Table IV was not detected during the radiation tests since the checkerboard pattern,  $0 \times 55$ , is not altered. Besides, errors identified in addresses #2 and #7 should have been detected in the tests but they were not. The authors believe that the bit was affected

during the last rounds, when dynamic tests at nominal voltages were performed. The more interesting fact is that when the memory was checked one week after the end of the tests, addresses called #3 and #4 in Table IV worked fine. This fact indicates the existence of some kind of annealing.

These hard errors are quite similar, but not equivalent, to the well-known stuck bits, in which the information inside the bit cannot be changed, with the difference that they only occur if there is a cycle of low bias voltage.

3) Single Event Upsets: Once the bitflips appearing in clusters of errors and those present in different radiation rounds were removed, there was a set of bitflips with characteristics agreeing with those expected in single event upsets: isolation, randomness, occurrence in only one round, etc. Therefore, in spite of the fact of lacking information about the physical SRAM structure, the authors believe that they must be classified as SEUs, kind of event already observed by other authors [5], [6]. Curiously, this kind of events was not the main contribution to the whole set of errors. For instance, only 4 SEUs were detected combining the two rounds at 0.7 V, the worst-case situation, with a  $0 \times 55$  pattern (Rounds F and N). In round A, the only one with this bias voltage of 0.7 V and  $0 \times 00$  pattern, the results were similar: only 3 out of 342 bitflips could be considered as SEUs.

Fig. 4 shows the dependence of the SEU cross-section with the bias voltage for the  $0\times55$  pattern. As the number of errors is not high, error bars are wide and little information can be obtained. The linear fit of the dots indicates that the cross section decreases for higher values of the bias voltage, as usually happens in other SRAMs. However, the error margin is too large  $(d\sigma/dV_L=(-2.8\pm4.2)cm^2\cdot V^{-1})$  to conclusively state that this behavior occurs. Above 1 V, no SEUs were observed. Using the procedure explained in [7] and references therein, the conclusion is that for this kind of radiation the SEU cross-section for 15-MeV neutrons at  $V_L=1V$  is below  $7.2\cdot10^{-17}cm^2/bit$  with 95%-confidence. This figure





Fig. 3. Probability of a bit to flip in addresses within clusters. (a) shows that bits in odd positions are more likely to switch with  $0\times55$  pattern, above all in clusters near the end of the address vector. (b) shows that the  $0\times00$  pattern does not contain the saw-shape observed with  $0\times55$ .

 $TABLE\ IV \\$  Addresses with Corrupted Information at 0.7 V and Off-line

| Written Pattern | Address            | Read Word | First Det. | Id. |
|-----------------|--------------------|-----------|------------|-----|
|                 | 0x $4D69C$         | 0x80      | Round K    | #1  |
| 0.00            | 0x8BAE7            | 0x08      | Off-line   | #2  |
| 0x00            | 0x $9$ C $E$ 7 $B$ | 0x02      | Round J    | #3  |
|                 | 0xC27AC            | 0x80      | Round M    | #4  |
|                 | 0x $EDD7F$         | 0x80      | Round L    | #5  |
| 0xFF            | 0x31BD9            | 0xF7      | Off-line   | #6  |
| OXI I           | 0x42FE3            | 0xFE      | Off-line   | #7  |

reduces in more than one order of magnitude the first estimation presented in a previous work,  $2.0 \cdot 10^{-15} cm^2/bit$  at  $V_L = 3.3 \mathrm{V}$  [7]. In this value, possible undetected MCUs are included.

Due to the scarcity of samples, it is not suitable to assert if both transitions  $(0 \to 1 \text{ and } 1 \to 0)$  are equiprobable for 15-MeV neutrons or the  $0 \to 1$  transition is enhanced 25% as reported in [5] for high energy protons.



Fig. 4. 15-MeV neutrons cross-section for the A-LPSRAM at ultra-low bias voltage for classical SEUs (neither clusters nor hard errors included). Error bars were calculated with 95%-confidence from the number of events using the standard technique shown in [7], [16]. If MCUs had occurred, they would have been included in the cross section values.

## B. Dynamic Tests

Dynamic tests were also carried out. Read and write operations were performed while the memory was irradiated. The MARCH-C algorithm was executed during these tests [10]. It is a well-known algorithm that, as indicated in Eq. (1), comprises 6 consecutive elements that involve reading (r) or writing (w) 0's or 1's in the memory:

$$\{ \uparrow (w0); \uparrow (r0, w1); \uparrow (r1, w0); \downarrow (r0, w1); \downarrow (r1, w0); \uparrow (r0) \}$$
 (1)

The elements that comprise two operations (for instance,  $\uparrow$  (r0, w1);) indicate that the memory positions are overwritten with 0's or 1's immediately after they are read. The arrows indicate if the memory is read or written in an ascending or descending order.

Dynamic tests at 3.3 V and 2.2 V were carried out until reaching a fluence of  $4.28 \times 10^9 n/cm^2$ . The latter value was used instead of the threshold one of 1.9 V in order to prevent the microcontroller from slowing down. No errors were observed during these tests. As stated in Section III-A3, the conclusion is that the cross section is below  $1.0 \cdot 10^{-16} cm^2/bit$  for this phenomenon under 15-MeV neutrons.

## IV. DISCUSSION

# A. Classical SEUs

In a previous work, it was concluded that the 15-MeV neutrons SEU cross section in A-LPSRAM memories was two orders of magnitude below those of its counterparts in bulk CMOS technology [7]. However, as other authors have reported SEUs with protons and heavy ions [5], [6], it was likely that SEUs appeared at low values of bias voltage since there is evidence that, at least in bulk CMOS memories, the cross section exponentially grows as the bias voltage approaches the minimum value [17]. Our results provide hints of this dependence on



Fig. 5. Injected charge vs. power supply with and without capacitors. For both technologies, the injected charge to trigger the SEU at  $V_L=3.3\mathrm{V}$  without capacitors is supposed to be 1.

the bias voltage values near 0.65 V but by no means as dramatical as in bulk CMOS memories. As a conclusion, A-LPSRAMs can be safely used with 1-V bias voltage in systems exposed to neutron radiation below 15-MeV neutrons.

Fig. 5 shows the threshold injected charge value, obtained from SPICE simulations, required to trigger a SEU. SRAM cells were modeled using BSIM49 SPICE models of CMOS transistors freely available on the MOSIS website [18]. As at the time of writing this manuscript there was not information about 150-nm technologies, we decided to investigate 130 & 180 nm, believing that the behavior of the 150-nm devices must be somewhere between those of both families. The transistors were modeled with minimal channel length values and the PMOS width three times that of the NMOS to center the switching voltage. The capacitors were supposed to be of 20 fF, as stated in [5]. Simulations were run on NGSpice 26, a free BSD-licensed fork of SPICE 3f5 [19]. Current sources emulating the neutron hit connected the ground node and the drain of the NMOS transistor in the inverter with HIGH output, in OFF state. Besides, the current sources were modeled using the technique shown in [20].

Interesting information is provided by Fig. 5 to explain the absence of exponential growth near the minimum bias voltage value. Apparently, the addition of a capacitor increases two or three times the threshold charge to trigger a SEU. For example, the ratio between the values of the stored charge with and without capacitors is 1.80 in the 130-nm cell at 3.3 V. But this ratio increases to 4.7 at 1.0 V, where both cells are fully operative. However small this growth may seem, it is an achievement that makes the occurrence of SEUs at ground level much more difficult. According to O'Bryan [6], the linear energy transfer (LET) threshold for heavy ions is  $\sim 1.7~{\rm MeV/cm^2/mg}$ , which is above the maximum LET value of ions issued from the decay of radioactive impurities, thermal neutrons, etc.  $(\sim 1.4~{\rm MeV/cm^2/mg}$  [7]).

The SEU tolerance of A-LPSRAM even at very low bias voltage values can be explained as follows. Fig. 6 shows the physical structure of a CMOS inverter with LOW input and



Fig. 6. Schematic of a CMOS inverter with LOW input. Actually, this is more a planar structure than a 3D device similar to that of Fig. 1 but, for illustrating purposes, we have chosen this structure since it is easier to visualize.

HIGH output. The single event transient (SET) that would eventually lead to the bitflip is a current pulse between the drain of the OFF NMOS transistor and its bulk, connected to ground. The current pulse must remove the charge stored in capacitances near this node, mainly the gate-drain of the PMOS transistor in linear zone. In [21], it is postulated that the injected critical charge to provoke a SEU is:

$$Q_{CRIT} \approx \frac{1}{2} \cdot C_{node} \cdot V_L + I_r \cdot \tau_{flip} \tag{2}$$

 $C_{node}$  being the equivalent capacitance at the hit node,  $I_r$  the restore current coming from the PMOS transistor, and  $\tau_{flip}$  the required time to switch the cell state. The value of  $I_r$  must be proportional to the PMOS transistor conductance,  $g_m \propto (V_L - |V_{TH,P}|)$ . The problem in Eq. (2) comes from the fact that the critical charge would only vanish near  $V_L = 0$  and not near the minimum power supply,  $\sim 0.6 - 0.65$  V, as Fig. 5 shows. One way to solve this question consists in supposing that the main contribution to the node capacitance is the PMOS gate-to-drain capacitance in linear mode, in which the stored charge is proportional to  $V_L - |V_{TH,P}|$ . Another contribution to the node capacitance such as the reverse-biased PN junction between the NMOS drain & bulk is proportional to  $V_L$ , but is probably negligible. Thus, Eq. (2) becomes:

$$Q_{CRIT} \approx \frac{1}{2} \left( C_{node,1} \cdot (V_L - |V_{TH,P}|) + C_{node,2} \cdot V_L \right) + I_r \cdot \tau_{flip}$$
(3)

and this expression approaches 0 when  $V_L \sim 0.6-0.65~\rm V$  if  $C_{node,1} \gg C_{node,2}$ . This explains the fact that bitflips are more likely to occur with low values of the power supply. On the contrary, in the A-LPSRAM cells, the charge accumulated in the protecting capacitor is  $C_P \cdot V_L$ ,  $C_P$  being 20 fF in SPICE simulations. This capacitor increases the value of  $C_{node,2}$ , making it no longer negligible so, even near the minimum power supply, the charge to be removed is still significant. Finally, it is important to note that the collection volume is roughly the depletion zone between the NMOS drain and bulk, which is a reverse biased PN junction with a width proportional to  $\sqrt{V_L + V_{BI}}$ ,  $V_{BI}$  being the built-in voltage around 0.6-0.7 V. This fact partially compensates the decrease of the critical injected charge in both kinds of cells.

## B. Radiation Tolerance in Dynamic Tests

Another interesting feature of this family of memories is the absence of errors during dynamic tests. As the system was controlled by a microcontroller with a 20-MHz clock, it was not possible to make the SRAMs work near their speed limit as suggested in [9], [10]. In practice, work frequency is about 5 MHz but not higher. However, it was observed in our experiments that speed was not the main factor but the activation of the logic structures that allow controlling the array of memory cells. Thus, in the same 15-MeV neutron radiation campaigns, some SRAMs in 90-nm bulk CMOS technology showed thousands of events when they were tested in identical conditions to those of the A-LPSRAMs. This good robustness in the dynamic test can be attributed to the absence of physical structures prone to trigger microlatchups. As mentioned in Section I, one of the advantages of the 3D-structure of the A-LPSRAMs is the removal of pnpn paths where latch-up (destructive or microlatchup) originates. According to [9], [10], multiple events observed in dynamic tests can be classified into, at least, four categories. In these works, one of the categories is called Type-B MCUs and it appears after the occurrence of a microlatchup that propagates along a block containing an array of memory cells. As the block is isolated from the rest of the device by some sort of physical barriers, the latchup does not destroy the device and it is observed as sets of some tens of events. As A-LPSRAMs are immune to microlatchups, this phenomenon cannot occur. In fact, they behave as magnetorresistive random access memories (MRAM), in which 6-T CMOS memory cells are replaced by magnetorresistive cells, in such a way that CMOS technology is restricted to the much smaller peripheral combinational blocks and where bitflips have never been observed neither in static nor in dynamic tests [8], [22].

Other exotic errors reported in the dynamic tests related to the occurrence of single event functional interrupts (SEFIs), called Type-C and Type-D MCUs in [9], were not observed for the A-LPSRAM. Whether this absence of SEFIs in dynamic tests is inherent to the A-LPSRAMs or that 15-MeV neutrons neutrons are not energetic enough cannot be asserted.

## C. Origin of the Hard Errors

Hard errors at low voltage share some properties with standard stuck bits. Like these well-known hard errors [23], those observed in the A-LPSRAMs vanish days or weeks after the irradiations, and whichever information is written, the bit ends up returning to a stable value. Nevertheless, differences are also evident making inappropriate their classification as "stuck bits": errors keep latent until a low bias-voltage cycle. Also, it is not possible to deduce from the results if the number of errors is proportional to the accumulated neutron fluence.

In the authors' opinion, the hard errors reported in this paper and classical stuck bits share a similar origin: microdose effects [24]. Indeed, it is easy to demonstrate that the CMOS inverters inside a SRAM cell only work if

$$V_L > V_{THN} + |V_{THP}| \tag{4}$$

 $V_L$  being the power supply value, and  $V_{THX}$  the threshold voltages of the transistors in the inverters. This relation is deduced from the fact that SRAM cells are made up of CMOS inverters, and in this structure the bias voltage must be high enough to prevent both transistors from being simultaneously OFF. Typically, microdose effects occur with heavy ions, but secondary ions generated after the collision of a neutron with silicon nuclei have similar ionizing properties. It is well-known that the negative threshold voltage of PMOS transistors always decreases but, in the case of the NMOS, the positive threshold voltage increases or decreases depending on several physical parameters.

Therefore, if the absolute value of the threshold voltage of one of the transistors increases, the minimum bias voltage for the affected cell locally grows. As the power supply decreases down to a value very close to the minimum value for pristine devices, even a shift of some tens of millivolts in Eq. (4) for one specific cell throws it outside the safety region. Thus, during the low bias voltage cycle, the affected cell is switched off, losing the stored information and when the bias voltage returns to the nominal value, the cell goes to the preferred state after powering up, that can be the same as the original written bit or not. In this last case, a bitflip would be observed.

# D. Cluster of Bitflips as SEFIs

Due to the absence of information about the way the memories are built, the mechanism leading to the appearance of clusters of bitflips is not fully understood. As the reading and writing steps were performed at 3.3 V, the malfunction of the sense amplifier is not the reason of this error. However, the omnipresence of 128 indicates that the memory may be organized in blocks of 128 8-bit words (1024 bits) and this casts light about the origin of the phenomenon.

A good strategy to find out the origin of the clusters is to find equivalent phenomena in the literature, mainly in the works by Tsiligiannis [9], [10]. The first idea is to compare the clusters of bitflips with the Type-B MCUs, already depicted in Section IV-B, and related to the propagation of micro latch-ups eventually stopped by the borders of the block. However, in other technologies, latch-ups usually appear only at high values of bias voltage, exactly the opposite behavior observed in the A-LPSRAMs. Moreover, A-LPSRAMs are supposed to be latchup-free. Also, it was not necessary to switch the memory off to make it working properly again.

One possibility is that, if every block is biased by its own driver, single event transients can lead to a spurious decrease in the bias voltage of the block that erases the stored information. This is roughly equivalent to the Type-D MCUs observed in [9], [10], which were attributed to drops in the power lines. The difference is that Type-D events in bulk CMOS SRAMs were supposed to be caused by transient drops in the local power supply value after the occurrence of microlatchups. But as microlatchups do not occur in A-LPSRAMs, the voltage drops would be the result of other phenomena, such as, e. g., single event transients in the drivers of the power lines. This may explain why clusters do not occur above  $0.85\ V$  since

even the largest transients would not reach the threshold value to delete the information in the cells. This mechanism clearly explains the dependence on the pattern depicted in Fig. 3. After the transient, the erased cell returns to its preferred or natural state. If there are more cells with a preferred state of 1 than with 0, those cells previously written with 1 are more liable to return to a value that coincides with the original content. Thus, they would be never detected as bitflips and, apparently, the error rate with 1 would be lower than otherwise. With the  $0 \times 55$  pattern, 1s are in even positions explaining the saw-shaped lines in the graph. At any rate, other explanations can be proposed.

It is likely that the row & column decoders play an important but not understood role in this phenomenon. In other memories in the range of several Mbits and from the same manufacturer, the datasheets indicate that 7 address bits ( $2^7=128$ ) are used for the column decoder, leaving the rest for the row decoder. The abundance of clusters in the addresses between  $0\times00000$  and  $0\times000EF$  and around  $0\times FFFFF$  could be related to the fact that the address bus was set to  $0\times00000$  in the experiments. Further work should be done to elucidate the characteristics of this phenomenon.

## V. CONCLUSIONS

This paper has presented experimental evidences of the sensitivity to 15-MeV neutrons of an 8-Mbit A-LPSRAM, manufactured in 150-nm CMOS technology by Renesas Electronics, when powered up at low bias voltage. Results issued from radiation ground tests confirmed that, above 1 V, the memory has a cross section lower than  $7.2\times10^{-17}cm^2/bit$  with a 95%-confidence. Below that voltage, new kinds of errors were identified: clusters of bitflips in groups of addresses whose first and last elements were approximately and never more than 128 positions away, and hard errors that were only visible at low voltage, even when the memory is no longer exposed to radiation

These experiments should be completed in the future with similar experiments with other kinds of radiation, such as high-energy neutrons or heavy ions. At any rate, they have demonstrated that the behavior of the A-LPSRAM memory is different to classical bulk CMOS devices in similar test conditions.

# REFERENCES

- M. P. King et al., "Electron-induced single-event upsets in static random access memory," *IEEE Trans. Nucl. Sci.*, vol. 60, no. 6, pp. 4122–4129, Dec. 2013.
- [2] T. Heijmen, D. Giot, and P. Roche, "Factors that impact the critical charge of memory elements," *Proc. IEEE Int. On-Line Testing Symp.*, Jul. 2006, pp. 57–62.

- [3] Z. Zhang et al., "Supply voltage dependence of single event upset sensitivity in diverse SRAM devices," Proc. Int. Conf. Reliability, Maintainability and Safety, Aug. 2014, pp. 114–119.
- [4] Renesas Electronics "About LPSRAM Effort," http://www.renesas.eu/ products/memory/low\_power\_sram/child/renesas\_effort.jsp
- [5] S. Uznanski et al., "The effect of proton energy on SEU cross section of a 16 Mbit TFT PMOS SRAM with DRAM capacitors," *IEEE Trans. Nucl. Sci.*, vol. 61, no. 6, pp. 3074–3079, Dec. 2014.
- [6] M. O'Bryan et al., "Compendium of recent single event effects results for candidate spacecraft electronics for NASA," Proc. IEEE Radiation Effects Data Workshop, Jul. 2008, pp. 11–20.
- [7] R. Velazco et al., "Evidence of the robustness of a COTS soft-error free SRAM to neutron radiation," *IEEE Trans. Nucl. Sci.*, vol. 61, no. 6, pp. 3103–3108, Dec. 2014.
- [8] G. Tsiligiannis et al., "Testing a commercial MRAM under neutron and alpha radiation in dynamic mode," *IEEE Trans. Nucl. Sci.*, vol. 60, no. 4, pp. 2617–2622, Aug. 2013.
- [9] G. Tsiligiannis et al., "Multiple cell upset classification in commercial SRAMs," *IEEE Trans. Nucl. Sci.*, vol. 61, no. 4, pp. 1747–1754, Aug. 2014
- [10] G. Tsiligiannis et al., "Dynamic test methods for COTS SRAMs," IEEE Trans. Nucl. Sci., vol. 61, no. 6, pp. 3095–3102, Dec. 2014.
- [11] J. A. Clemente et al., "Neutron-Induced single events in a COTS softerror free SRAM at low bias voltage," Proc. IEEE Eur. Conf. Radiation Effects on Components and Systems, Sep. 2015, http://dx.doi.org/10. 1109/RADECS.2015.7365640
- [12] F. Villa et al., "Accelerator-Based neutron irradiation of integrated circuits at GENEPI2 (France)," Proc. IEEE Radiation Effects Data Workshop, Jul. 2014, pp. 1–5.
- [13] J. Beaucour et al., "Grenoble large scale facilities for advanced characterization of microelectronic devices," Proc. Radiation Effects on Components and Systems Conf., Sep. 2015, http://dx.doi.org/10.1109/RADECS.2015.7365616
- [14] A. Hands, P. Morris, C. Dyer, K. Ryden, and P. Truscott, "Single event effects in power MOSFETs and SRAMs Due to 3 MeV, 14 MeV and fission neutrons," *IEEE Trans. Nucl. Sci.*, vol. 58, no. 3, pp. 952–959, Jun. 2011.
- [15] A. Hands, P. Morris, K. Ryden, and C. Dyer, "Large-Scale multiple cell upsets in 90 nm commercial SRAMs during neutron irradiation," *IEEE Trans. Nucl. Sci.*, vol. 59, no. 6, pp. 2824–2830, Dec. 2012.
- [16] J. L. Autran, D. Munteanu, P. Roche, and G. Gasiot, "Real-time softerror rate measurements: A review," *Microelectron. Reliab.*, vol. 54, no. 4, pp. 1455–1476, Aug. 2014.
- [17] A. Vazquez-Luque, J. Marin, J. A. Terron, M. Pombar, R. Bedogni, F. Sanchez-Doblado, and F. Gomez, "Neutron induced single event upset dependence on bias voltage for CMOS SRAM with BPSG," *IEEE Trans. Nucl. Sci.*, vol. 60, no. 6, pp. 4692–4696, Dec. 2013.
- [18] MOSIS Service "Wafer electrical test data and SPICE model parameters," http://www.mosis.com/pages/Technical/Testdata/index
- [19] "The NGSpice project," http://ngspice.sourceforge.net/
- [20] F. J. Franco, C. Palomar, J. G. Izquierdo, and J. A. Agapito, "SPICE simulations of single event transients in bipolar analog integrated circuits using public information and free open source tools," *IEEE Trans. Nucl. Sci.*, vol. 62, no. 4, pp. 1625–1633, Aug. 2015.
- [21] R. Baumann, "From COTS to space grade electronics-improving reliability for harsh environments," Proc. IEEE Int. Integrated Reliability Workshop Final Rep., Oct. 2014, pp. 51.
- [22] S. Gerardin and A. Paccagnella, "Present and future non-volatile memories for space," *IEEE Trans. Nucl. Sci.*, vol. 57, no. 6, pp. 3016– 3039, Dec. 2010.
- [23] L. D. Edmonds, S. M. Guertin, L. Z. Scheick, D. Nguyen, and G. M. Swift, "Ion-induced stuck bits in 1T/1C SDRAM cells," *IEEE Trans. Nucl. Sci.*, vol. 48, no. 6, pp. 1925–1930, Dec. 2001.
- [24] A. Haran, J. Barak, D. David, E. Keren, N. Refaeli, and S. Rapaport, "Single event hard errors in SRAM under heavy ion irradiation," *IEEE Trans. Nucl. Sci.*, vol. 61, no. 5, pp. 2702–2710, Oct. 2014.