## Record PMOS WSe<sub>2</sub> GAA Performance using Contact Planarization, and Systematic Exploration of Manufacturable, High-yield Contacts

M. Jaikissoon<sup>1</sup>, P. Buragohain<sup>1</sup>, W. Mortelmans<sup>1</sup>, K. Oguz<sup>1</sup>, C. Rogan<sup>1</sup>, J. Lux <sup>1</sup>, A. Kitamura<sup>1</sup>, C. Engel<sup>1</sup>, R.F. Vreeland<sup>1</sup>, H. Barnett<sup>1</sup>, Z. Brooks<sup>1</sup>, S. Harlson<sup>1</sup>, S.S.K. Pinnepalli<sup>1</sup>, E. Gillispie<sup>1</sup>, K. Toku<sup>1</sup>, T. Wilson<sup>1</sup>, A. Oni<sup>2</sup>, A. V. Penumatcha<sup>1</sup>, C.J. Dorow<sup>1</sup>, M. Kavrik<sup>1</sup>, A. Kozhakhmetov<sup>1</sup>, K. Maxey<sup>1</sup>, N. Arefin<sup>3</sup>, J. Kevek<sup>1</sup>, T. Tronic<sup>1</sup>, M. Metz<sup>1</sup>, S.B. Clendenning<sup>1</sup>, K.P. O'Brien<sup>1</sup> and U. Avci<sup>1</sup> Intel Foundry Technology Research<sup>1</sup>, Quality and Reliability<sup>2</sup>, Global Sourcing for Equipment and Materials<sup>3</sup> Intel Corporation, Hillsboro, OR 97124, USA. Email: marc.jaikissoon@intel.com

## **Abstract**

Two-dimensional (2D) transition metal dichalcogenides (TMDs) hold significant promise for both front-end-of-line (FEOL) and back-end-of-line (BEOL) applications. Here, we report new approaches to contact formation in global back gate 2D PMOS transistors using a manufacturable physical vapor deposition (PVD) sputtering process. We present a systematic study of novel sputtered contacts (Sb/Pt, Sb<sub>2</sub>Te<sub>3</sub>, Bi<sub>2</sub>Te<sub>3</sub>) to multilayer WSe<sub>2</sub> and through statistical analysis we discover trends of increasing performance with Pt thickness and post-metal anneal. Optimized conditions give R<sub>C</sub> down to 1.3 k $\Omega$ . $\mu$ m at N(inv)=1e13cm<sup>-2</sup> and I<sub>d,max</sub> = 212  $\mu$ A/ $\mu$ m at V<sub>d</sub> =-1V, the highest performance to date using sputtered contacts. Further, we pioneer a new approach to contact-first gate-allaround (GAA) schemes through contact planarization using chemical mechanical polishing (CMP). This first-of-kind CMP flow demonstrates significant performance gains over non-CMP contacts (4×). CMP Ru contacts to monolayer WSe<sub>2</sub> GAA devices achieve record drive currents  $> 600 \mu \text{A}/\mu \text{m}$  and SS = 132 mV/dec.

**Keywords:** 2D FET, TMD, WSe<sub>2</sub>, CMP, GAA **Introduction** 

Contact resistance to 2D FETs, specifically PMOS, remains one of the greatest challenges to the implementation of 2D materials in future technologies [1-3]. The most commonly used technique for contact formation, electron beam evaporation, is unscalable, necessitating the investigation of alternative techniques such as atomic layer deposition [4] or sputtering (**Fig.1a**). In this work, we utilize sputtering to form contacts with high yield to multilayer global back-gated WSe<sub>2</sub> devices, an applicable strategy for both FEOL and BEOL applications with potentially raised S/D topologies. We also extend our contact investigation to a new planarization scheme using CMP for GAA devices and find significant performance enhancement over evaporated contacts.

Sputtered Contacts to Multilayer WSe<sub>2</sub>

Global back-gated devices with room-temperature sputtered contacts are fabricated using a S/D-last process flow (**Fig.1b**) starting from MOCVD-grown multilayer (1-6L) WSe<sub>2</sub> (**Fig.1c**). A bilayer resist stack is used for S/D sputtered contact liftoff, resulting in a channel length bias ~190 nm due to deposition occurring during sputtering in the undercut regions as shown in **Fig.2a**. We first investigate sputtered Pt contacts using Sb as an interlayer to reduce damage during contact formation [5]. **Fig.2b** shows  $I_d$ -V<sub>g</sub> curves across various  $L_{ch}$  for 3nm Sb/10nm Pt-contacted devices. We observe excellent yields (100%) at all  $L_{ch}$  except the shortest drawn channels due to shorting issues during S/D develop. TEM cross sections (**Fig.3a-b**) show that damage to the TMD remains low, extending at most to the top layer. We also observe that Sb and Pt signals appear mixed after annealing at  $180^{\circ}$ C/10min (**Fig.3c**), indicating the possible migration of Sb during annealing allowing Pt to reach the interface with WSe<sub>2</sub>.

We next investigate the impact of increasing Pt thickness and observe a clear trend of increasing on-state current (**Fig.4a**). To account for V<sub>t</sub> shifting, we compare I<sub>d</sub> at a fixed overdrive (I<sub>d,FOV</sub>) of 50V (**Fig.4b**) based on constant-current V<sub>t</sub> at 1 nA/ $\mu$ m (**Fig.4c**). Median I<sub>d,FOV</sub> values increase by 7× from 3nm to 10nm Pt, reflecting an improvement in the contact resistance with thicker Pt.

We find that performance can be improved through annealing on a hot plate at  $180^{\circ}\text{C}/10\text{min}$  (Fig.5a), although further annealing to  $250^{\circ}\text{C}$  only provides a slight positive  $V_t$  shift indicating potential signs of oxidation of the exposed channel. Control samples fabricated with Pt-only sputtered contacts show lower  $I_{d,max}$  across all  $L_{ch}$  (Fig.5b), demonstrating the necessity of the Sb interlayer.  $I_d\text{-}V_g$  curves of 3nm Sb/10nm Pt-contacted devices after anneal are shown in Fig.6a and the best performing device with  $L_{ch}\text{=-}60\text{nm}$  is shown in Fig.6b-c, achieving  $I_{d,max}\text{=-}212\mu\text{A}/\mu\text{m}$  at  $V_d\text{=-}1\text{V}$ , the highest value to date with industry-compatible sputtered contacts. Pseudo-transfer length method (TLM) extractions using the best 10% of devices (Fig.7a) indicate a significant reduction in  $R_C$  after  $180^{\circ}\text{C}$  annealing down to  $1.3~\text{k}\Omega\mu\text{m}$  at  $N(\text{inv})\text{=-}1\text{e}13\text{cm}^{-2}$ . We show the  $SS_{sat}$  of devices (extracted in the high-current range  $100\text{pA}/\mu\text{m}\text{-}1\mu\text{A}/\mu\text{m}$  and normalized to the median  $SS_{sat}$  before annealing) at each annealing stage (Fig.7b) and find a 30% reduction after  $180^{\circ}\text{C}$  annealing, indicating a reduced Schottky barrier after annealing.

One of the benefits of sputtering is the wide range of materials which can be accessed. We demonstrate two such novel materials (Sb<sub>2</sub>Te<sub>3</sub> and Bi<sub>2</sub>Te<sub>3</sub> [6]) in **Fig.8**, and observe similar trends with increasing Pt thickness and 180°C annealing as with Sb/Pt contacts, with median  $I_{d,max}$  up to  $\sim\!30$ -50 $\mu$ A/ $\mu$ m after annealing. **Fig.9a** shows TLM extractions using the best 10% of devices for Sb<sub>2</sub>Te<sub>3</sub> and Bi<sub>2</sub>Te<sub>3</sub> contacts, demonstrating similar  $R_C$  values. **Fig.9b** benchmarks the best sputtered contact combinations in this work for  $R_C$  and mobility, where we note consistent mobility extractions across all contact combinations.

**Record GAA Performance with CMP Contact Flow** 

We next demonstrate 2D PMOS contact improvements to GAA monolayer WSe<sub>2</sub> transistors through a new integration flow utilizing planarized contacts (**Fig.10**). The use of CMP on PVD Ru gives a better controlled interface after TMD transfer compared to with unpolished, evaporated contacts [3]. This results in substantially improved GAA device performance (**Fig.11a**), with record drive currents of 613  $\mu A/\mu m$  and SS = 132 mV/dec at  $L_{sd}$  = 20 nm. Comparing to previously reported results, CMP contacts display a  $4\times$  improvement in drive current and steeper subthreshold slopes over a larger current range (**Fig.11b-c**), pointing to a lower contact resistance for this integration scheme. We benchmark these GAA results in **Fig.12**, showing the best reported GAA PMOS performance to date.

**Summary** 

This work presents two promising approaches to contact formation for 2D PMOS transistors. Sputtering offers a robust path to investigate a wide range of contact materials, while planarized contacts using CMP provide a controlled contact interface contributing to significantly improved GAA performance. Together, these results provide avenues for new device topologies in the BEOL with low-temperature postmetal annealing, and reduced contact resistance in FEOL.

References

[1] A. Azizi et al., IEDM, 2024. [2] T. D. Ngo et al., IEDM, 2024. [3] W. Mortelmans et al., IEDM, 2024. [4] Y.-Y. Chung et al., IEDM, 2024. [5] A.-S. Chou et al., IEDM, 2022. [6] W. H. Chang et al., Sci. Rep. 14, 2024, pp. 28572.



|                               | Evaporation | ALD  | Sputter |
|-------------------------------|-------------|------|---------|
| Conformality                  | Poor        | Good | OK      |
| 300mm compatibility           | Poor        | Good | Good    |
| 1L compatibility              | Good        | OK   | OK      |
| Performance (R <sub>C</sub> ) | Good        | Poor | ?       |



anneal, PMMA strip

(a) Evap. Au <

Fig. 1: (a) Comparison of different techniques for forming contacts to TMDs. (b) Process flow for back-gated multilayer WSe<sub>2</sub> transistors with sputtered contacts. (c) Top-down SEM image of starting multilayer WSe2 growth



Fig. 2: (a) BEOL-compatible device schematic and SEM image of a back-gated multilayer WSe<sub>2</sub> transistor with  $L_{ch}$  = 60 nm (b)  $I_d$ - $V_g$  curves of multiple devices across various  $L_{ch}$  for sputtered 3nm Sb/10nm Pt-contacted devices at V<sub>d</sub>=-1V before annealing. Devices show excellent yields up to 100%.



Fig. 3: (a) TEM cross section of a back-gated multilayer WSe<sub>2</sub> transistor with 3 nm Sb/3 nm Pt sputtered contacts + 30 nm evap. Au, with red and green boxes showing regions which indicate (b) low damage caused by sputtering and (c) mixing of Sb and Pt layers after annealing at  $180~{\rm C}/10$  minutes



Fig. 4: (a)  $I_d$ - $V_g$  curves for  $L_{ch}$  = 60 nm, (b)  $I_d$  at a fixed overdrive ( $V_{tcc,lnA/\mu m}$ +50V) and  $V_{t,cc}$  at 1 nA/ $\mu$ m of sputtered 3 nm Sb/Pt-contacted devices with various  $L_{ch}$  at  $V_d$ =-1V with increasing Pt thickness from 3–10 nm. Each box represents ~30-40 devices. Thicker Pt improves drive currents up to 7×.



Fig. 5: (a)  $I_d$ - $V_g$  for  $L_{ch} = 110$ nm and (b)  $I_{d,max}$  vs.  $L_{ch}$  of Pt-only and Sb/Pt-contacted devices at V<sub>d</sub>=-1V after various stages of annealing. Each box represents ~30-40 devices. I<sub>d,max</sub> of Sb/Pt devices improves by 1.5-2× after 180°C anneal and outperform control Pt-only devices.



Fig. 6:  $I_d\text{-}V_g$  for multiple 3nm Sb/10nm Pt-contacted devices at  $V_d\text{=-}1V$  after 180°C/10min annealing. Highest performing device with  $L_{ch}$ =60nm showing  $I_{d,max}$  = 212  $\mu$ A/ $\mu$ m in (b) log and (c) linear scale.



Fig. 7: (a)  $R_{tot}$  vs  $L_{ch}$  ( $10^{th}$  percentile) extracted at  $V_d$ =-50mV, N(inv)=1e13 cm<sup>-2</sup> and (b)  $SS_{sat}$  in the  $100pA/\mu$ m- $1\mu A/\mu$ m range normalized to the initial median value for 3nm Sb/10nm Pt-contacted devices after various annealing conditions.  $SS_{sat}$  reduces by 25% after 180°C anneal, corroborating reduced  $R_C$  down to 1.3  $k\Omega\mu$ m.



Fig. 8: Median  $I_{d^-}V_g$  curves across various  $L_{ch}$  at  $V_d = -1V$  for sputtered  $Bi_2Te_3$  (top row) and  $Sb_2Te_3$  (bottom row) contact combinations. Each curve represents ~30-40 devices. Similar trends of improved  $I_{d,max}$  with increasing Pt thickness, and reduced  $SS_{sat}$  after  $180^{\circ}C$  anneal, are observed for both telluride contacts.



(b) TABLE II. Sputtered contact performance summary

|                                           | $R_{C,initial}$ | $\mu_{initial}$ | $R_{C,180C}$  | $\mu_{180C}$   |
|-------------------------------------------|-----------------|-----------------|---------------|----------------|
| 3/10nm Sb/Pt                              | $6.2 \pm 1.1$   | 22.3±2.9        | $1.3 \pm 0.4$ | $18.2 \pm 0.5$ |
| 3/7nm Bi <sub>2</sub> Te <sub>3</sub> /Pt | $12.5\pm1.8$    | $15.7\pm2.4$    | $3.3 \pm 0.4$ | 19.2±1.1       |
| 3/7nm Sb <sub>2</sub> Te <sub>3</sub> /Pt | $12.3 \pm 0.8$  | 18±1.5          | $3.3 \pm 0.4$ | $16.3 \pm 0.8$ |

Fig. 9: (a)  $R_{tot}$  vs  $L_{ch}$  (10th percentile) extracted at  $V_d \!\!=\!\! -50 mV,$   $N(inv) \!\!=\!\! 1e13$  cm $^2$  for  $Bi_2 Te_3$  and  $Sb_2 Te_3$  contacts (b) Summary of  $R_C$  (k $\Omega.\mu m)$  and  $\mu$  (cm $^2/Vs)$  for best-performing sputtered contact combinations before and after 180 °C annealing. All samples show  $\sim\!\! 4\times$  reduction in  $R_C$  after 180 °C annealing, and similar mobilities.



Fig. 10: Device schematics + process flow for GAA 2D FETs using chemical mechanical polishing of PVD Ru S/D contacts, and gate TEM cut of monolayer WSe<sub>2</sub> GAA transistor using CMP Ru contacts with  $L_{\rm sd} = 20$  nm. CMP Ru offers different crystallinity, grain size, thermal stability and topography compared to previous evaporated contacts, providing a more controlled interface to the TMD.



Fig. 11: (a) Multiple  $I_d$ - $V_g$  for  $L_{sd}$  ranging from 20nm to 80nm, with record SS=132mV/dec and  $I_{d,max}$ =613 $\mu$ A/ $\mu$ m highlighted in green. (b)  $I_d$ - $V_g$  and (c) SS vs.  $log(I_d)$  comparison of GAA PMOS using CMP Ru to evap. Ru contacts for multiple devices. CMP contacts show lower SS over a wider current range than evap. contacts.



Fig. 12:  $I_{d,max}$  vs SS benchmark of GAA 2D CMOS at  $|V_d|$  =1V. This work reports record monolayer GAA WSe<sub>2</sub> performance with  $L_{sd}$  = 20 nm,  $SS_{lin}$  = 132 mV/dec and  $I_{d,max}$ =613  $\mu$ A/ $\mu$ m.