# ECE4063 - Image Thresholding

Emmanuel Jacyna - 24227498 James Anastasiou - 23438940

May 26, 2016

# Contents

| 1          | Introduction                                                                             | 4                                     |
|------------|------------------------------------------------------------------------------------------|---------------------------------------|
| 2          | Assumptions                                                                              | 4                                     |
| 3          | Documentation - Basic Requirements  3.1 RGB to Grayscale conversion  3.2 Total Histogram | 4<br>4<br>5<br>6<br>6<br>6<br>6       |
|            | 3.2.6 Cumulative Histogram Signal Tap Results 3.3 Thresholding Module                    | 6<br>6<br>7<br>7<br>7<br>8<br>9<br>10 |
| <b>4 5</b> | 4.1 Threshold and Display the Correct Frame                                              | 10<br>11<br>11<br>11<br>12            |
| 6          | Improvements                                                                             | 12                                    |
| 7          | Conclusion                                                                               | <b>12</b>                             |
| 8          | Appendix C - Testbench Results  8.1 RGB2GRAY                                             | 13<br>13<br>15<br>16                  |

| 8.4 | Total_Histogram    | 17 |
|-----|--------------------|----|
| 8.5 | HistogramDisplayer | 18 |
| 8.6 | Total_Module       | 19 |

#### 1 Introduction

This document represents our findings for Assignment 2 of ECE4063. It is organised into three major sections, assumptions, solution documentation, and a discussion of potential improvements to the project.

The task at hand is to perform binary thresholding on an image for use in a bionic eye. The target platform is an Altera Cyclone II FPGA. In order to threshold the image, a histogram of the pixel greyscale values is calculated and used to find the 50th percentile grey scale value. This value is then used to decide whether to colour pixels white or black, performing a total threshold.

# 2 Assumptions

When thresholding images, we assume that an image where 99.9% of pixels are one value is meaningless to threshold. In the case of the Altera DE2 board with Terasic camera module, the small variation in value is likely to be because of pixel noise. We also believe that as the target is a human vision system, 100% accuracy is not necessarily the goal, as we prefer an image that makes sense to the human eye. This design decision allowed for a simplification of the logic circuit required to determine the most accurate thresholding value.

We also assumed that Model Sim testbenches are 100% completely accurate representations of reality. This assumption was routinely called into question, however after fixing a number of other assumptions, this sole assumption was found to be a valid assumption.

# 3 Documentation - Basic Requirements

### 3.1 RGB to Grayscale conversion

There are a number of ways to convert 12bit RGB values into 8Bit Grayscale values, these include taking the average between all 3 colour channels, desaturating the channels or performing a weighted average based on the NTSC standard. Each of these approaches has benefits and weaknesses, our design decision was to approximate the NTSC standard weighted average via

fixed shift additions. The decision to approximate the results meant the design did not need to include a multiplier or divider circuit, which significantly improved the potential performance. 3 multipliers were replaced with 6 additions, which if optimised appropriately could utilise Carry Save Adder hardware to improve the performance. Unfortunately as a result of approximating the NTSC values, the actual grayscale values produced to not match exactly with the theoretical values, this was found to be incorrect by a maximum of 6 units, which we determined to be not a significant loss in precision compared to the speedup and simplification of hardware seen.

#### 3.2 Total Histogram

The Total Histogram is the overall module responsible for managing the histogram generation, cumulative histogram generation, histogram storage and retrieval. This module is implemented as two-tiered state machine, providing states and certain substates to handle particular edge cases that arose during testing. This module responds to changes of frame valid and data valid signals to determine whether to calculate the histogram or total histogram, or provide direct read through capabilities.

#### 3.2.1 Histogram Module

The histogram module provides a wrapper around a single port ram with read while write capabilities. The module is implemented via simple pipelining to minimise the latency of the circuit. The module uses a 20bit wide RAM with 256 addresses in order to calculate the Histogram. The actual operation of the module is rather simple, with only a single edge case to handle, which is introduced by the registering of the output from the ram. This potentially introduces a race condition where an old value is read from the ram before the new value has been written, this is overcome by checking for this condition, and incrementing the registered value by 1 before writing again, as well as holding the registered value and checking if the same situation occurs again. By solving this race condition the histogram always produces the correct number of values.

Additionally the histogram module also handles clearing it's internal ram, which simplifies the interface for connection to the cumulative histogram module.

#### 3.2.2 Histogram Module Testbench Results

#### 3.2.3 Histogram Module Signal Tap Results

#### 3.2.4 Cumulative Histogram Module

The cumulative histogram is significantly more complex than the histogram module, as it is responsible for a number of administrative or house keeping tasks. The cumulative histogram iterates over the entire contents of the Histogram ram, cumulating the output and storing the result into another RAM for reading by the histogram display modules. Whilst the cumulative histogram module writes the cumulative values, it also stores the normal histogram values into one of two RAM's. This enables the stored RAM to be used for diaply on the next frame whilst the new histogram is being calculated. Once the frame is no longer valid, a toggle is switched so that the correct RAM is overwritten with the new values, and the other RAM is kept for display on the next frame.

#### 3.2.5 Cumulative Histogram Testbench Results

#### 3.2.6 Cumulative Histogram Signal Tap Results

#### 3.3 Thresholding Module

#### 3.3.1 Description

The thresholding module is very simple. All it needs to do is take in an 8 bit greyscale value and output either a white (255) if the value is above the threshold, or a black (0) if the value is below the threshold. This is accomplished by hooking up a comparator to a multiplexer.

#### 3.3.2 RTL Diagram



Figure 1: Thresholding module RTL

#### 3.4 Displaying things

#### 3.4.1 Description

In order to display the greyscale image, histogram, cumulative histogram, and thresholded image, we wrote a module to handle multiplexing between them using the switches on the DE2 board, called Arbitrator. This module takes in pixel outputs from the various modules and multiplexes them depending on the switch positions. In order to display images, we simply piggyback on the  $X\_Cont$  and  $Y\_Cont$  signals and modify the  $wr1\_data$  and  $wr2\_data$  inputs to the SDRAM with the appropriate pixel data.

Displaying the actual histogram data requires slightly more effort. First we need to extract the histogram data from the histogram RAM and convert the histogram bin contents into pixels for display on the screen. To do this we have a module called HistogramDisplayer. This module takes in the  $Y\_Cont$  signal and uses it to index the histogram RAM. Based on the value obtained from the RAM, it scales the histogram value, and uses the  $X\_Cont$  signal to determine the length of the line to be displayed.

# 3.4.2 RTL Diagram



Figure 2: Arbitrator module RTL

# 3.4.3 RTL Diagram



Figure 3: Histogram Displayer module RTL  $\,$ 

#### 3.5 High Level Overview



Figure 4: Overview of the image thresholding process

The toplevel module, Total\_Module is fed RGB values from the camera. Those RGB values are then passed through an RGB to Greyscale conversion to output Greyscale values between 0 and 255. These greyscale values are then passed to the histogram module, which uses an internal RAM to count the number of times each greyscale value is encountered. Once the entire image has been processed, the cumulative histogram module is activated. This module uses its own internal RAM to store the cumulative sum of the histogram. Whilst it calculates the cumulative sum, it checks to see when the cumulative sum passes above the 50th percentile (the point when the sum is less than 800\*480/2). It saves this point as the threshold value. On the next frame, this value is then passed through to the thresholder module. The thresholder module uses the threshold it has been given to compare incoming greyscale values. Values that are above the threshold are coloured white, and those below are coloured black.

# 4 Documentation - Advanced Requirements

A summary of how the advanced requirements were achieved

#### 4.1 Threshold and Display the Correct Frame

In order to successfully threshold the frame the theshold was calculated for, we noticed that the  $wr1\_data$  and  $wr2\_data$  wires were not fully packed, and that there was exactly 8 bits of available space that was not utilised. We then recognised that in order to threshold the correct frame, the only information that needs to be delayed that can't be stored on chip was the grayscale values of the image. With this in mind we delayed the gray value and packed the  $wr1\_data$  and  $wr2\_data$  wires with the relevant grayscale values. So the wires are therefore containing data of the form 16'bXGGG-GGBB-BBBB-BBXX and 16'bXGGG-XXRR-RRRR-RRXX where 8'bXXXX-XXXX is the 8 bit grayscale value, split across the 8 available bits of  $wr1\_data$  and  $wr2\_data$ .

On the read side of the SDRAM FIFO, we intercepted the data, unpacked it and ran the resulting grayscale through a thresholder which utilises a stored threshold value generated by the total module. We only enable the display of the threshold interception when the appropriate switch is high, thus providing the delayed outcome.

#### 4.2 Divided Threshold

In order to divide the display into 2 equal subwindows of half width the Y\_Cont value was used to split the display in half, by a simple comparison with the halfway value of 240, if Y\_Cont was found to be larger than 240, then the larger threshold was used, if it was found to be larger, then the smaller threshold was to be used. This task only required a small alteration to the Cumulative Histogram and Threshold Displayer modules, to account for the increased number of Threshold values to be generated and used.

#### 4.3 Smooth Divided Threshold

In order to remove the block artifacts generated by the significant step difference between the two thresholds, the middle 128 (or in our final version 256) pixels were thresholded via a linear interpolation between the two thresholds. This was achieved by using fractional bits. In the 128 bit case, the difference between the two thresholds, delta is calculated. This value is 8 bits wide, and as such it is shifted 24 bits to the left, generating a 32 bit integer. This 32 bit value is then shifted right 7 bits, to divide it by 128, this is the step value. This 32bit step value is then subtracted from a synthetic threshold

(which is just the larger threshold shifted left 24bits to create another 32bit integer). This subtraction only occurs immediately following X\_Cont begin 799, to ensure that it only occurs once per display column. Using fractional bits allows the full precision of division by 128 to be maintained in the larger synthetic threshold variable, which is right shifted 24 bits to retrieve an 8 bit value describing the actual threshold. This process is used because it prevents a loss of carry information. In our actual code we used a window of 256 pixels instead of 128, due to the fact that the larger window provided a much nicer effect.

Our implementation of fractional bits was very inefficient, significant improvements could be found by only shifting left by the absolutely minimum needed amount, the extra bits gained by a shift of 24 instead of 7 (or 8 in our case) provide no extra precision in our use case. The extra bits only serve to slow down that aspect of the circuit, which is a clear example of something that could be easily optimised away.

- 5 Acknowledgements
- 6 Improvements
- 7 Conclusion

# 8 Appendix C - Testbench Results

## 8.1 RGB2GRAY

In order to test the RGB2GRAY module, the greyscale conversion, a testbench was written that took as inputs the RGB values of an image, and outputted a file containing the grey values calculated by the modelsim simulation. This was then compared to the MATLAB rgb2gray function results. The mean difference between the MATLAB and Verilog functions was only .56, not enough to visibly affect the image output. This was deemed to be well within tolerable bounds.



Figure 5: MATLAB rgb2gray result



Figure 6: RGB2GRAY.v result



Figure 7: Difference between the two

## 8.2 Histogram

In order to test the Histogram module, a testbench was written to read in precalculated greyscale values and output a histogram. This histogram was then compared to the histogram generated by matlab. Both histograms are very similar. The mean difference between the two is 3.15.



Figure 8: Comparison of histogram generated by Histogram module and by matlab

## 8.3 CumulativeHistogram

d In order to test the CumulativeHistogram module, a testbench was written to read in a histogram (generated by Histogram module). The cumulative histogram was then calculated and compared to that generated by matlab. The two cumulative histograms are identical.



Figure 9: Comparison of cumulative histogram generated by Cumulative Histogram module and by matlab

## 8.4 Total Histogram

In order to test the Total\_Histogram module, a testbench was written to read in precalculated greyscale values and output a histogram and a cumulated histogram. The result is the same as those calculated with the separate Histogram and CumulativeHistogram testbenches.



Figure 10: Cumulative Histogram and Histogram generated by Total\_Histogram module

## 8.5 HistogramDisplayer

In order to test the HistogramDisplayer module, a testbench was written to read in histogram values and output the same image that would be outputted on the LCD screen. MATLAB was then used to display the image.



Figure 11: Image generated by the Histogram Displayer module

# 8.6 Total Module

In order to test Total\_Module, we wrote a testbench that reads in RGB values from a file, then passes those through to an instantiation of Total\_Module along with appropriate data valid signals. The testbench then changes the switch settings and outputs image data to file. A matlab script is used to read in this data and display images. The results are below. Clearly the module behaves correctly for the christmas shark input image, confirming our work in simulation.







Figure 12: RGB pass through, grayscale image, and thresholded image



Figure 13: Histogram and Cumulated Histogram generated by  ${\tt Total\_Module}$ 



Figure 14: Histogram and Cumulated Histogram generated by Total\_Module