# Jian Gao

Vancouver, BC • 778-325-5825 • gaojian@alumni.ubc.ca

#### **PROFILE**

A huge fan of technology, an enthusiastic engineering student, a basketball fan, a member of UBC Aerodesign (Advanced Class Avionics).

#### **EDUCATION**

University of British Columbia

Anticipated Apr 2021

Bachelors Degree of Applied Science, Electrical Engineering

#### **SKILLS**

- \* Violin & Singing & Video editing
- Solidworks, Arduino, Matlab and CircuitMaker
- \* Programming in C, Python, Swift and Java
- \* Programming in Verilog and ARM&8051 assembly

## **TECHNICAL PROJECTS**

# Coin Picking Robot

Mar 2019

Programmed in C with STM32, a 32-bit Flash ARM-based microcontroller, the robot was designed to pick up all the coins scattered within a  $0.5 m^2$  area using electromagnets.

- Designed and constructed the mechanism, circuits, and C code for perimeter detector, coin detector and servo motors
- Configured pins for outputs/inputs and set up makefiles
- Integrated HC-05 bluetooth module to take control of our robot wirelessly through our Android terminal

#### **Heart Rate Monitor with EFM8**

Feb 2019

To focus on real-life biomedical applications, a typical heart rate monitor was built using EFM8 8-bit microcontroller. This project was coded in C.

- Assembled the amplifying circuit and the finger clip with an infrared LED and a phototransistor attached on sides
- Set up ADC to convert the signal to a square wave and activated Timer0
- Implemented EEPROM to store the past heart rate statistics

## Construction of a CPU in Verilog

Nov 2018

Digging into the operating principle behind a CPU, one of the Hardware Description Language (HDL) was used to build different components, such as a finite-state machine, a memory block, a data path etc. The approach was implemented on DE1\_SOC by Terasic. Additionally, switches and a 7-segment display from DE1-SOC were connected to the CPU as I/Os.

- Developed a finite-state machine (FSM)
- Added new input/output wires to data path
- Performed the program counter and the CPU as a whole using Verilog testbench and a machine code set

#### **ADDITIONAL EXPERIENCE**

#### WORKSHOP: CHARGING SUPERCAPACITORS USING PHOTOVOLTAIC CELLS

- UBC, VANCOUVER SEPT 2019

- Designed the architecture and circuit for efficiently collecting solar power
- Delivered a technical presentation to the program supervisors

#### RESEARCH: FACE RECOGNITION AND MACHINE LEARNING

## - SICHUAN UNIVERSITY, CHENGDU JUL 2019

- Built and trained a neural network to deduce the race, gender, and age of the person
- Composed a comprehensive report

# VOLUNTEER: UK-CHINA WORKSHOP ON EMPLOYING ICT FOR MOUNTAINOUS RURAL COMMUNITY RELIEF FROM NATURAL DISASTERS

- SICHUAN UNIVERSITY, CHENGDU AUG 2018

- Participated in guest reception at hotel for the seminar
- Photo taking&Light Control

#### INTERNSHIP: QUANTUM COMPUTING AND NEURAL NETWORKS

- CSRC, BEIJING AUG 2018

- Implemented "Gradient Descend" to elevate the performance of an existing neural network
- Developed and tested a neural network that determines the possibility of simplification of polynomial equations

#### **AWARD: UBC OUTSTANDING INTERNATIONAL STUDENT AWARD**

- UBC, VANCOUVER SEPT 2017

More: https://Jian-99.github.io/Timeline