## **CONTENTS**

P01 TOP

P02 POWER

P03 1Gbit ETHERNET

P04 USB TO UART

P05 USB2.0

P06 EMMC5.1

P07 DDR3LX2

P08 CONFIG & CLK

P09 BANK PS

P10 BANK PL

P11 BANK PWR

P12 ADC

P13 I2C

P14 LED & DEBUG

P15 CONNECTOR



1.35V@3A 2.5V@3A

1.8V@3A

1.0V@3A

5V











The VDD18 supply must be turned on and stable before the VDD10 supply is applied.

<Title> Document Number Rev <RevCo Thursday, September 10, 2020 Sheet









<Title> Document Number A3 <Doc> <RevCod Thursday, September 10, 2020 Sheet

Power on or Loader FW PUDC B: 1 = High, ALL IO Enable PULL UP Resistor PUDC\_B: 0 = GND, ALL IO Disable PULL UP Resistor BANK IO VOLTAGE 2.5V BANK IO VOLTAGE 2.5V BANK IO VOLTAGE 3.3V VCC2V5 U1B R1002 R-0
LVDS\_R0\_P R1003 R-0
LVDS\_R0\_N R1005 R-0
LVDS\_R1\_P R1006 R-0
LVDS\_R1\_N R1008 R-0 R1015 B13\_T16 [15] LVDS\_DATA0\_P LVDS\_DATA0\_N LVDS\_DATA1\_P LVDS\_DATA1\_N IO\_0\_34 IO\_L1P\_T0\_34 IO\_L1N\_T0\_34 IO\_L2P\_T0\_34 B34\_H8 [15] LVDS\_REV0\_P [15] LVDS\_REV0\_N [15] IO\_0\_35 IO\_L1P\_T0\_AD0P\_35 IO\_L1N\_T0\_AD0N\_35 IO\_L2P\_T0\_AD8P\_35 DPSA\_ERR DPSB\_ERR 至 뚶 DPSC\_ERR DPSD\_ERR R-10K IO\_L2N\_T0\_AD8N\_35 IO\_L3P\_T0\_DQS\_AD1P\_35 BANK13 LVDS\_DATA1\_N
LVDS\_DATA2\_P
LVDS\_DATA2\_N
LVDS\_DATA3\_N
LVDS\_DATA4\_P
LVDS\_DATA4\_P
LVDS\_DATA5\_P
LVDS\_DATA5\_N
LVDS\_DATA6\_N
LVDS\_DATA6\_N
LVDS\_DATA6\_N
LVDS\_DATA6\_N
LVDS\_DATA7\_N
LVDS\_DATA7\_N
LVDS\_DATA7\_N
LVDS\_DATA7\_N
LVDS\_DATA7\_N IO\_L2N\_T0\_34 IO\_L3P\_T0\_DQS\_PUDC\_B\_34 BANK34 DPSE\_ERR DPSF\_ERR VVDS R2 P R1018 R0
LVDS R2 N R1020 R0
LVDS R3 P R1024 R0
LVDS R3 N R1025 R0
LVDS R4 N R1027 R0
LVDS R4 N R1027 R0
LVDS R5 P R1028 R0 IO\_L3N\_T0\_DQS\_34 IO\_L4P\_T0\_34 IO\_L3N\_T0\_DQS\_AD1N\_35 IO\_L4P\_T0\_35 16 R1011 LVDS\_REV2\_P [15] LVDS\_REV2\_N [15] LVDS\_REV3\_P [15] CFG0 CFG1 IO\_L4P\_10\_35 IO\_L4N\_T0\_35 IO\_L5P\_T0\_AD9P\_35 IO\_L5N\_T0\_AD9N\_35 IO\_L6P\_T0\_35 IO\_L4N\_T0\_34 IO\_L5P\_T0\_34 CFG2 [14] [14] [14] [14] [14] [14] CFG3 CFG4 CFG5 CFG6 CFG7 LED0 IO\_L5N\_T0\_34 IO\_L6P\_T0\_34 LVDS REV3 N 115 R-10K M8 M7 IO\_L6P\_T0\_35 IO\_L6N\_T0\_VREF\_35 IO\_L7P\_T1\_AD2P\_35 IO\_L7N\_T1\_AD2N\_35 IO\_L8P\_T1\_AD10P\_35 IO\_L6N\_T0\_VREF\_34 IO\_L7P\_T1\_34 LVDS\_REV4\_N LVDS\_REV5\_P J5 K5 IO\_L7N\_T1\_34 IO\_L8P\_T1\_34 LVDS\_REV5\_N LVDS\_REV6\_P IO L8P T1 13
IO\_L8N\_T1 13
IO\_L8P\_T1 DQS 13
IO\_L9N\_T1 DQS 13
IO\_L9N\_T1 DQS 13
IO\_L10P\_T1 13
IO\_L10P\_T1 13
IO\_L11P\_T1 SRCC 13
IO\_L11N\_T1 SRCC 13 LVDS\_REV6\_N LVDS\_REV7\_P LVDS\_REV7\_N LVDS\_REV8\_P [14] [14] [14] [14] [14,15] LVDS\_DATA7\_N LVDS\_DATA8\_P LED1 LED2 IO\_L8N\_T1\_34 IO\_L8N\_T1\_AD10N\_35 IO\_L8N\_I1\_34
IO\_L9P\_T1\_DQS\_34
IO\_L9N\_T1\_DQS\_34
IO\_L10P\_T1\_34
IO\_L10P\_T1\_34
IO\_L11P\_T1\_SRCC\_34
IO\_L11N\_T1\_SRCC\_34 IO LBN\_IT\_ADJUNTS 35 IO LPN\_TT\_DQS\_ADSP\_35 IO\_LPN\_TT\_DQS\_ADSN\_35 IO\_LTOP\_TT\_ADJUNTS 35 IO\_LTOP\_TT\_SRCC\_35 IO\_LTOP\_TT\_SRCC\_35 IO\_LTOP\_TT\_SRCC\_35 IO\_LTOP\_TT\_MRCC\_35 IO\_LTOP\_TT\_MRCC\_35 K2 L2 LVDS\_DATA8\_N LVDS\_DATA9\_P LED3 SW0 LVDS\_DATA9\_P LVDS\_DATA9\_N LVDS\_DATA10\_P LVDS\_DATA10\_N LVDS\_DATA11\_P LVDS\_DATA11\_N LVDS\_DATA12\_P LVDS\_DATA12\_N LVDS\_REV8\_N LVDS\_REV9\_P SW1 [14,15] [14,15] [14,15] SW2 K3 SW3 IO L11N T1 SRCC 34 IO L12P T1 MRCC 34 IO L12N T1 MRCC 34 IO L13P T2 MRCC 34 IO L13P T2 MRCC 34 IO L14P T2 SRCC 34 IO L14P T2 SRCC 34 B34\_L12\_P B34\_L12\_N B34\_L13\_P B34\_L13\_N PL\_CLK [8] B35\_L12\_N [15] IO0 [14] IO1 [14] IO\_L12P\_T1\_MRCC\_13 IO\_L12N\_T1\_MRCC\_13 IO\_L12N\_I1\_MRCC\_35 IO\_L13P\_T2\_MRCC\_35 IO\_L13N\_T2\_MRCC\_35 IO\_L14P\_T2\_AD4P\_SRCC\_35 IO\_L14N\_T2\_AD4N\_SRCC\_35 IO L13N T2 MRCC 13 IO L14P T2 SRCC 13 IO L14N T2 SRCC 13 LVDS\_DATA12\_N
LVDS\_DATA13\_P
LVDS\_DATA13\_N
LVDS\_DATA14\_N
LVDS\_DATA14\_N
LVDS\_DATA15\_N
LVDS\_DATA15\_N
LVDS\_CLK0\_N [
LVDS\_CLK1\_N [
LVDS\_CLK1\_N [
LVDS\_CLK1\_N [
LVDS\_CLK2\_P [
LVDS\_CLK2\_N [
LVDS\_CLX\_N [
LVDS\_CLK2\_N [
LVDS\_CLX\_N [
LVDS SPI5\_MOSI SPI5\_MISO IO2 IO3 R1060 R-0
R1022 R-0
R1024 R-0
R1024 R-0
R1024 R-0
R1068 R-0
R1068 R-0
R1072 R-0
R1072 R-0
R1074 R-0 M2 IO\_L15P\_T2\_DQS\_34 SPI5\_SCK SPI5\_SS IO\_L15P\_T2\_DQS\_AD12P\_35 IO L15P T2 DQS 34 IO L15N T2 DQS 34 IO L16P T2 34 IO L16P T2 34 IO L17P T2 34 IO L17P T2 34 IO L18P T2 34 IO L18P T2 34 IO L18P T3 34 IO L19P T3 34 IO\_L15P\_T2\_DQS\_AD12P\_35 IO\_L15N\_T2\_DQS\_AD12N\_35 IO\_L16P\_T2\_35 IO\_L17P\_T2\_AD5P\_35 IO\_L17P\_T2\_AD5P\_35 IO\_L17P\_T2\_AD13P\_35 IO\_L18P\_T2\_AD13P\_35 IO\_L18P\_T2\_AD13N\_35 IO\_L18P\_T3\_AD12P\_33 IO\_L20P\_T3\_AD6P\_35 IO\_L20P\_T3\_AD6P\_35 IO\_L20P\_T3\_AD6P\_35 SPI4\_MOSI SPI4\_MISO SPI4\_MISO SPI4\_SCK SPI4\_SS [1 SPI3\_MOSI Driver Board: SPI3 MISO SPI3\_SCK LVDS\_CLK2\_P LVDS\_CLK3\_P LVDS\_CLK3\_P LVDS\_CLK3\_P LVDS\_CLK4\_P LVDS\_CLK4\_N LVDS\_CLK5\_N LVDS\_CLK6\_P LVDS\_CLK6\_P LVDS\_CLK7\_P LVDS\_CLK7\_P LVDS\_CLK7\_P LVDS\_CLK7\_P IO\_L19N\_T3\_VREF\_34 IO\_L20P\_T3\_34 SPI3\_SS [15] SPI2\_MOSI [ IO\_L20P\_T3\_34 IO\_L20N\_T3\_34 IO\_L21P\_T3\_DQS\_34 IO\_L21N\_T3\_DQS\_34 IO\_L22P\_T3\_34 IO\_L22N\_T3\_34 IO\_L23P\_T3\_34 IO\_L23P\_T3\_34 IO\_L2Ur\_13\_AD6n\_35 IO\_L20N\_T3\_AD6N\_35 IO\_L21P\_T3\_DQS\_AD14P\_35 E3 SPI2 MISO N4 N3 SPI2\_SCK IO\_L21P\_T3\_DQS\_AD14P\_35 IO\_L21N\_T3\_DQS\_AD14N\_35 IO\_L22P\_T3\_AD7P\_35 IO\_L22N\_T3\_AD7N\_35 UARTO O B35\_L22\_P B35\_L22\_N B35\_L23\_P B35\_L23\_N IO\_L23P\_T3\_35 IO\_L23N\_T3\_35 SPI0\_MISO IO\_L24P\_T3\_AD15P\_35 IO\_L24N\_T3\_AD15N\_35 H5 IO\_L24P\_T3\_34 R7 IO\_L24N\_T3\_34 R8 Firmware **EMIO** R1098 R-0 B13\_U16 [15] IO\_25\_34 IO\_25\_35 XC77015-1CL G485 XC77015-1CLG485 XC7Z015-1CLG485 LVDS\_R8\_P LVDS\_R8\_N LVDS\_R9\_P [15] [15] [15] [15] U7 MGTRREF 112 MGTPTXP3 112
MGTPTXP3 112
MGTPTXP2 112
MGTPTXP2 112
MGTPTXP1 112
MGTPTXN1 112
MGTPTXN0 112
MGTPTXN0 112
MGTPTXN0 112
MGTPTXN0 112 GTP LVDS\_D13\_N LVDS\_D14\_N SANK112 LVDS\_D15\_N LVDS\_D15\_N LVDS\_C7\_N LVDS\_C6\_N LVDS\_C5\_N LVDS\_C4\_N LVDS\_C3\_N LVDS\_C2\_N MGTPRXP3\_112 W6
MGTPRXN3\_112 MGTPRXP2\_112 MGTPRXN2\_112 W8
MGTPRXP1\_112 LVDS\_C1\_N LVDS\_C0\_N MGTPRXP1 112 MGTPRXN1 LVDS\_D14\_P LVDS\_D15\_P LVDS\_C7\_P LVDS\_D14\_P [10] MGTPRXP0 112 AB7 LVDS\_D15\_P LVDS\_C7\_P LVDS\_C6\_P MGTPRXN0 112 MGTREFCLK0P\_112 V9 X9 MGTREFCLK1P\_112 V5 X LVDS\_C3\_P LVDS\_C3\_P LVDS\_C2\_P V5 🔆 MGTREFCLK1N\_112 XC7Z015-1CLG485 LVDS\_C1\_P LVDS\_C0\_P <Title> Document Number A3 <Doc> <RevCo Thursday, September 10, 2020 Sheet 10









