## CTU firmware for integration test in Padova

As CTU\_v0 has some design issue with the mini-WR interface, the VIO is used to control the CTU\_v0 in this firmware.

Registers and their function are show in table 1. See below for detailed specification.

| Name        | Width | Function                                                    |
|-------------|-------|-------------------------------------------------------------|
| ch_mask_in  | 14    | mask the channels that you don't want to take in to account |
|             |       | when calculate nhit                                         |
| threshold_i | 16    | trigger threshold for physics trigger                       |
| trig_mask   | 7     | trigger source mask                                         |
| ext_trig_i  | 1     | manual trigger input                                        |
| ch_sel      | 5     | select channel to be shown in the ILA                       |
| period_i    | 32    | period setting for the periodic trigger                     |
| sma_sel     | 1     | select source of SMA[1]                                     |
| window_i    | 5     | trigger window                                              |

- ch\_mask\_in: '1' to mask the corresponding channel. During the test, most of the channels will be empty. To avoid un-wanted noise from un-connected/noisy channels, set '1' to corresponding bit. ch\_mask is actually 168 bits wide, cover all 168 BEC channels. As we only plan to use 2 BEC, the high 154 bits are constant '1' in the firmware.
- threshold\_i: physics trigger is generated by comparing the nhit and threshold. If the calculated nhit is larger (>) than the threshold, a trigger will be generated. This register has default value 0 and should be set after power up.
- trig\_mask: 7 trigger sources are provided by the firmware. If 1 or more sources are not needed, set its trig\_mask to '0'. For external trigger source, DIO channel 3 and 4 are recommended.
  - trig\_mask[6]: external trigger from DIO channel 4
  - trig\_mask[5]: external trigger from DIO channel 3
  - trig\_mask[4]: manual trigger from VIO
  - trig\_mask[3]: external trigger from SMA[4]. Be careful when use this, should use LVCMOS18 standard!
  - trig\_mask[2]: external trigger from SMA[3]. Be careful when use this, should use LVCMOS18 standard!
  - trig\_mask[1]: periodic trigger mask
  - trig\_mask[0]: physics trigger mask
- ext\_trig\_i: rising edge of this register will generate a manual trigger.
- ch\_sel: select RMU channel to be shown in the ILA. Range from 0 to 23.
- period\_i: period setting for the periodic trigger. The default value is x" 3B9ACA0", generates 1Hz trigger.
- sma\_sel: source for SMA[1], when '0', the SMA[1] output the original PPS from mini-WR, otherwise output the re-generated PPS.
- window\_i: set the trigger window for physics trigger. The default value is 0, range from 0 to 31.

An example setting is show below:

- "locked" shows the clock generator status;
- "rx\_aligned" shows the status of the link with RMU. Here only channel 0 is connected so rx\_aligned[0] is on;
- "ch\_mask\_in" masked all channels except the first two;
- "threshold\_i" sets as x"FE", hit sum larger than this value will cause a physics trigger;
- "period\_i" is the default value which is 1Hz;
- "trig\_mask" is 1, only physics (nhit) trigger is enabled;
- "window\_i" is 3, the trigger logic will add the hit number in the last 3 clock cycles to make trigger decision, to compensate the TOF and link un-even.

