#### REMIX

# Online Detection and Repair of Cache Contention for the JVM

Ariel Eizenberg,

Joseph Devietti



Shiliang Hu, Gilles Pokam



### What's wrong with this code?

```
public class Test extends AtomicLong
                         implements Runnable {
 static void main(final String[] args) {
    Test test1 = new Test();
    Test test2 = new Test();
    Thread t1 = new Thread(test1);
    Thread t2 = new Thread(test2);
                                         313ms
    t1.start();t2.start();
    t1.join();t2.join();
  public void run() {
    for(int i = 0; i < 100000000; ++ i) set(i);</pre>
}}
```

### What's wrong with this code?

```
public class Test extends AtomicLong
                         implements Runnable {
 static void main(final String[] args) {
    Test test1 = new Test();
   Thread t1 = new Thread(test1);
   Test test2 = new Test();
    Thread t2 = new Thread(test2);
                                         151ms
    t1.start();t2.start();
    t1.join();t2.join();
  public void run() {
    for(int i = 0; i < 100000000; ++ i) set(i);</pre>
}}
```

• Version A: 313ms



Version A: 313ms



Summary

Version A: 313ms



More surprises!



GC, Class Loader, ...

### Managed Languages



#### REMIX

- First system to automatically detect and repair cache contention in managed languages
- Uses hardware performance counters to detect cache contention
- Automatically repairs cache contention bugs, significantly simplifying programmers job
- Implemented as a GC-like pass within the HotSpot JVM

#### Outline



### Cache Coherency



### The Remix system



Evaluation

### Cache Coherency

- Multicore processors implement a cache coherence protocol to keep private caches in sync
- Operates on whole cache lines (usually 64 bytes)
- Cache lines have three key states:
  - Read Shared
  - Write Exclusive
  - Invalid

### True vs False sharing

Same Bytes True Sharing

Different Bytes False Sharing





#### Intel PEBS Events

- PEBS Precise Event-Based Sampling
- Available in recent Intel multiprocessors
- Log detailed information about architectural events

#### PEBS HitM Events

• "Hit-Modified" - A cache miss due to a cache line in *Modified* state on a different core



#### Related Work

| <ul> <li>Sheriff [Liu and Berger, OOPSLA 2011]</li> <li>Plastic [Nanavati et al., EuroSys 2013]</li> <li>Laser [Luo et al., HPCA 2016]</li> </ul> | detect & repair<br>unmanaged<br>languages |
|---------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|
| Cheetah [Liu and Liu, CGO 2016]                                                                                                                   |                                           |
| • Predator [Liu et. al., PPoPP 2014]                                                                                                              | detection only                            |
| <ul> <li>Intel vTune Amplifier XE</li> </ul>                                                                                                      |                                           |
| Oracle Java8 @Contended                                                                                                                           | manual repair                             |

#### REMIX

- A modified version of the Oracle HotSpot JVM
- Detects & repairs cache contention bugs at runtime
- Works with all JVM languages, no source code modification required
- Provides performance matching hand-optimization

### Remix System Overview

**Application** 

Runtime system

OS

Hardware



















### Cache Line Modelling

- Cache lines are modelled with 64-bit bitmaps
- HITM event  $\Rightarrow$  set the <u>address bit</u>, count hit
- Multiple bits set ⇒ potential false sharing
- Repair is cheaper than more complete modelling!
- Repair when counter exceeds threshold

#### Original Heap









### Padding

- Instance data
- Instance size
- Field list
- OOPMap (reference block map)
- Constant-pool cache

### Padding - Inheritance

class A

header (16b)

byte a1

byte a2

class B extends A

header (16b)

byte a1

byte a2

byte b

class C extends A

header (16b)

byte a1

byte a2

byte c

### Padding - Inheritance



class B
extends A
header (16b)
byte a1
byte a2
byte b

class C extends A header (16b) byte a1 byte a2 byte c

Repair

### Padding - Inheritance



## Padding - Inheritance



Repair

## Padding - Inheritance



Repair

#### Repair

- Trace all strong+weak roots in the system
- Traverse heap and find targeted instances
  - Live ⇒ Relocate & pad, store forwarding pointer
  - Dead ⇒ Fix size mismatch
- Adjust all pointers to forwarded objects
- Deoptimize all relevant stack frames

 Both are libraries for high-speed inter-thread message passing

 Both are libraries for high-speed inter-thread message passing

```
class Sequence {
  protected volatile long value;
```

value

 Both are libraries for high-speed inter-thread message passing

```
56 bytes
class Sequence {
                                    pad before
  protected long a,b,c,d,e,f,g; //
  protected volatile long value;
  protected long i,j,k,l,m,n,o; ///
                               value
                                         i-o
                       a-g
```

Is this enough?

 Both are libraries for high-speed inter-thread message passing

```
56 bytes
class Sequence {
                                    pad before
  protected long a,b,c,d,e,f,g; //
  protected volatile long value;
  protected long i,j,k,l,m,n,o; ///
                    value
                                         i-o
                              a-g
```

- Is this enough?
  - No! Class loader optimizes aggressively, lays out value to before a.

A complex hierarchy forces field order

```
class LhsPadding {
  protected long a,b,c,d,e,f,g;
class Value extends LhsPadding {
  protected volatile long value;
class RhsPadding extends Value {
  protected long i,j,k,l,m,n,o;
class Sequence extends RhsPadding {
   // actual work
}
```

20













#### NAS Parallel Benchmarks

- REMIX reveals true-sharing running NAS suite
  - HITM from true-sharing on JIT counters
  - JIT-ing fixes contention
  - NAS workloads exceed JIT size limit, not JIT-ed
- Remix detects this and forces compilation

#### NAS Parallel Benchmarks

- REMIX reveals true-sharing running NAS suite
  - HITM from true-sharing on JIT counters
  - JIT-ing fixes contention
  - NAS workloads exceed JIT size limit, not JIT-ed
- Remix detects this and forces compilation



#### NAS Parallel Benchmarks

- REMIX reveals true-sharing running NAS suite
  - HITM from true-sharing on JIT counters
  - JIT-ing fixes contention
  - NAS workloads exceed JIT size limit, not JIT-ed
- Remix detects this and forces compilation











## Padding



## Padding



## Padding











#### Conclusions

- Cache contention afflicts managed languages
- Dynamic information opens up new avenues for optimization
- Performance counters are a gold mine
- REMIX can simplify programmers' lives by automatically fixing false sharing bugs
- <a href="https://github.com/upenn-acg/REMIX">https://github.com/upenn-acg/REMIX</a> (GPLv2)

Q&A

#### PEBS HITM Event Accuracy



## Objects Moved



#### sun.misc.Unsafe

Tracks unsafe access, prevents padding

```
FLD_OFFS = U.objectFieldOffset(k.getDeclaredField("fld"));
Unsafe.putLong(o, FLD OFFS, value);
```

REMIX Extended Unsafe :

```
U.registerFieldOffset(k.getDeclaredField("fld"),
                      k.getDeclaredField("FLD OFFS"));
Unsafe.putLong(o, FLD OFFS, value);
```

Detection

Just as fast, enables padding

#### Time-to-fix



#### Time-to-fix



#### Performance

| Benchmark(s)               | Classes<br>Loaded | Processing (ms) | Heap Size<br>(MB) |
|----------------------------|-------------------|-----------------|-------------------|
| DaCapo<br>Sunflow          | 1879              | 1.47            | 854               |
| Disruptor                  | 700-900           | 0.5-1.3         | 40-85             |
| SpringReactor<br>WorkQueue | 1617              | 0.748           | 41                |
| SpecJVM serial             | 1498              | 1.21            | 1603              |

32 > Summary > Background > REMIX > Detection > Repair > Performance

#### REMIX Speedup vs HITM rate



Detection

31

#### Size-Preserving-Klass

- Instances are stored contiguously in memory
- Object sizes not stored directly in the heap
  - Calculated through the *klass* pointer in the object header
- Padding breaks this assumption
  - Object left behind at old location has wrong size!
- Solution create a ghost klass with the original size
  - Modify dead instances to point to this ghost
- Take care not to traverse padded objects in heap until klass size is updated

30





29 > Summary > Background > REMIX > Detection > Repair > Performance











#### Savina Actors Benchmark

- Evaluates actor libraries across 30 benchmarks
- REMIX detects false and true sharing bugs in libraries & benchmarks:



Detection

#### Virtualization

 Although Xen supports perf, it does not yet support virtualization of HW PEBS events