## Project 3 Report | Group 7

- 1. Instruction & Instruction lists
  - a. SIMP: Standardized Instructions for Mathematical Processing. The goal that SIMP strives to do is to accomplish the problem statement written in project 3. The approach used for this ISA was an ASIC (application-specific integrated circuit) style. Therefore, the only thing SIMP can do is to do the following:
    - i. Given three initial values (A, B, C) the SIMP ISA will generate an array from A1 A100 (DM[0] to DM[99]) that accomplishes the mathematical application of (A+B) XOR C.

$$A1 = (A + B)$$
 XOR C  
 $A2 = (A1 + B)$  XOR C  
 $A3 = (A2 + B)$  XOR C  
...  
 $A100 = (A99 + B)$  XOR C

ii. Generate a width array W1-W100 (DM[128] to DM[227]) for each A1-A100 that computes the width (given bit notation from A-array) from leftmost to rightmost one.

```
e.g. width(0110\ 1110) = 6
width(1000\ 0000) = 1
```

### b. Instruction Table

| Instr              | A | В | С | D | Access Format |            |
|--------------------|---|---|---|---|---------------|------------|
| init               | 0 | 0 | 0 | 0 | XXX           | 00 xxx iii |
|                    | 0 | 0 | 0 | 1 |               |            |
|                    | 0 | 0 | 1 | 0 |               |            |
|                    | 0 | 0 | 1 | 1 |               |            |
| *slt <sub>R0</sub> | 0 | 1 | 0 | 0 | R0, R5 R4     | 0100       |
| inc <sub>R5</sub>  | 0 | 1 | 0 | 1 | R5, R5        | 0101       |
| SW <sub>R5</sub>   | 0 | 1 | 1 | 0 | R5, RA(R7)    | 0110       |
|                    | 0 | 1 | 1 | 1 |               |            |
| fw <sub>R7</sub>   | 1 | 0 | 0 | 0 | R7 RA         | 1000       |
| ga <sub>RA</sub>   | 1 | 0 | 0 | 1 | RA, RB, RC    | 1001       |
| *bo <sub>R0</sub>  | 1 | 0 | 1 | 0 | R0            | 1010       |
| *sb <sub>RA</sub>  | 1 | 0 | 1 | 1 | RA (R5)       | 1011       |
|                    | 1 | 1 | 0 | 0 |               |            |
|                    | 1 | 1 | 0 | 1 |               |            |
|                    | 1 | 1 | 1 | 0 |               |            |
| halt               | 1 | 1 | 1 | 1 |               | 1111 1111  |

<sup>\*</sup> x = register access

e.g. xxx = 3 bit register access [0-7]

e.g. 
$$fw_{R7} = 1000 ---- = 1000 \ 1111 = 1000 \ 0101$$

### \* Access header:

Majority of instructions have registers hardwired to them. For instance,  $sb_{RA}$  has registers RA and R5 hardwired. Therefore, when the instruction is called,  $sb_{RA}$ , DM[R5] = RA is enacted.

<sup>\* - =</sup> don't care

<sup>\*</sup> RA = R1; RB = R2; RC = R3

<sup>\*</sup> (R5) & (R7) are being used as a memory address holder and byte width holder respectively

#### **Functional Descriptions**

```
• slt<sub>R0</sub>
          If R5 < R4, R0 = 1
           Else R0 = 0
   Inc_{R5}
           R5 += 1
   Sw_{R5}
           DM[128 + R5] = R7
  Fw_{R7}
           R7 = width(RA)
  Ga_{RA}
           RA = (RA + RB) XOR RC
• B0<sub>R0</sub>
           If R0 == 1, PC += immediate (-6 \rightarrow working).
\bullet Sb<sub>RA</sub>
           Store A to DM (DM[R5] = RA)
Init
        \circ RX = [100,1,-1,15,73,51]
           xxx iii = \{0,1,2,3,4,5\}: Mapping for iii
```

c. The most significant features that our ISA provides is the hardware implementation that allows for one instruction to conduct a series of computations. For instance, the find width instruction,  $fw_{R5}$ , would have required numerous shifts (sll/srl), additions (add), and subtractions (sub) to compute the width. However, this is all done in one single instruction:  $fw_{R5}$ . This allowed us to lower the instruction count dramatically.

Another example of this is the instruction  $ga_{RA}$ , which generates the A terms that are stored into the A-Array (A1-A100). Instead of having a general approach where the add and xor instructions are executed,  $ga_{RA}$  condenses these operations into one single instruction.

Finally, the majority of our instructions have been linked to specific registers for ASIC style implementations. Each instruction has set registers that they work with to execute their job. For example, store byte,  $sb_{RA}$ , uses registers R5 and RA (=R1) to perform its job.  $Sb_{RA}$  stores the value RA (after  $ga_{RA}$  is executed which performs (A+B) XOR C) into the data memory located at R5.

d. In regards to the instruction count, the hardware implementation has been modified to account for this. This was seen in the response from part c where we reduced the instruction count for finding a byte's width from four to . Similarly, ga<sub>RA</sub> allowed us to reduce the number of instructions needed to fulfill its functionality from two to one. This ASIC style approach did not simplify the hardware, but maximized its efficiency in terms of reducing overall instruction count and achieving its required functionality. Hardware simplification was performed where possible and this will be shown below.

This approach was used for almost every instruction in our instruction set. The idea of hardwiring each instruction with specific registers allowed for hardware simplification. Each instruction had specific registers accomplish its job. An example of this can be seen in the last paragraph of part c regarding  $\mathrm{sb}_{\mathrm{RA}}$ .

The main limitations for this approach is that our hardware can only be used to perform this specific task of generating A-terms [(A+B) XOR C] and generating widths to be stored in arrays A and W. If any other problem statement was provided, our ASIC-style ISA would not be able to accommodate these changes.

e. The main compromises for our ISA is that almost every instruction has been hardwired. This allowed for a lower instruction count and allowed enough instructions to be used given an 8-bit limitation. At first, we decided to approach the project charter from a general-purpose point of view, similar to MIPS. However, with limited bits to represent instructions, a new outlook had to be drafted. Thus, we came up with the idea of hardwiring every register with specific instructions (note that some registers will accommodate for multiple instructions). Examples of hardwiring instructions can be seen above (e.g. in part c, sb<sub>RA</sub> stores RA = R1 into the data memory address of R5).

### 2. ALU design

The ALU compromises of several tasks:

- Selection Result:
  - Determine which output will be generated depending on the opcode/instruction used (uses combinational logic).

#### • A Term Generator:

• Generate the A-terms (A1-100; [A+B] XOR C) that will be stored in the A-array

#### • Width Determination:

• Determine the width of an 8-bit binary number from the generated A-term stored in the A-array from leftmost bit to rightmost bit.

#### Init

• Based on the init immediate bits (last 3 bits), a number is selected using a mux and constant outputs to initialize a register with a value. The following values implemented are [100, 1, -1, 15, 73, 51].

#### Slt

• A single ALU block is used to perform the slt operation on two registers: SrcA and SrcB. This ALU block is given a constant opcode of 111 to reflect that it only performs the slt operation.

#### Write Enable

 $\circ$  Depending on the opcode/instruction (sb<sub>RA</sub>, sw<sub>R5</sub>), write enable is determined with combinational logic.

#### Address

• A single ALU block is used to determine the address that data will be stored when  $sb_{RA}$  and  $sw_{R5}$  are used.

The SIMP ISA contains many special operations that are hardwired to register specific instructions. However, there are two specific instructions that our ISA performs which are distinguishable from other ISAs. The following instructions; generate A term, ga<sub>RA</sub>, which computes A+B XOR C as well as find width, fw, allow for a total of six instructions between the two, to be performed in only two instructions. These circuits compute the A terms and their widths from leftmost to rightmost one using combinational logic.

### 3. RF design

The SIMP ISA supports 8 registers but only uses 7 of them. The registers that are utilized are [0-5, 7], this leaves register 6 as available to future updates or implementations. All of the registers are linked to specific instructions but are not limited to reading one register at a time. The following shows how the registers are used:

#### a. R0:

i. Used for branching and slt result ( $bo_{R0}$  and  $slt_{R0}$ ). For example, slt compares R5 with R4 and stores the result {0 = R5 >= R4; 1 = R5 < R4} into R0. Then,  $bo_{R0}$  is invoked and checks R0 to see if a branch is needed {0 = no branch; 1 = branch}.

### b. RA (=R1):

i. Used to store the initial A value and subsequent A terms (A1-A100).
For example, when ga<sub>RA</sub> is called then the result (A+B) XOR C is stored into RA.

#### c. RB (=R2):

i. Stores the initial B term and is used when ga<sub>RA</sub> is called for (A+B) XOR C.

#### d. RC (=R3):

i. Stores the initial C term and is used when  $ga_{RA}$  is called for (A+B) XOR C.

#### e. R4:

i. Used for slt comparison operations,  $slt_{R0}$ . For example, when  $slt_{R0}$  is called, R5 and R4 are compared (R5 < R4?) the result is then stored into R0.

#### f. R5:

i. The most versatile register which is used for  $slt_{R0}$ ,  $inc_{R5}$ ,  $sb_{RA}$ , and  $sw_{R5}$ . R5 is a versatile register because it is used for several instructions and represents the data memory address of the A-array and W-array (given +128 offset for a  $sw_{R5}$  instruction).

For example, when storing and generating the A-array, R5 is used to hold the data memory address. R5 is then compared with R4 to see whether or not 100 data cells have been populated ( $slt_{R0}$  and  $B0_{R0}$ ). R5 is then incremented ( $inc_{R5}$ ) to continue storing the generated A-terms at subsequent memory addresses ( $sb_{RA}$ ). The width of the A-term is then

stored in the W-array (W1-W100) using R5's value (holding the address + offset of  $128 \mid sw_{R5}$ ).

- g. R6:
  - i. Currently not utilized but available if necessary (in the future).
- h. R7:
  - i. Stores the computed width, fw<sub>R7</sub>.
     For example, given an 8-bit binary number the instruction find width, fw<sub>R7</sub>, will determine the width of that binary number from leftmost one to rightmost one and stores the value into R7.

### 4. Branch design

The branch design only supports one branching instruction. The instruction,  $bo_{R0}$ , scans R0 to determine if a branch is necessary. If R0 is 0 when  $bo_{R0}$  is called then no branch will be taken. On the other hand, if R0 is 1 then a branch of PC += -6 will be executed. The value -6 was decided by locating the start of the next iteration for the next A-term computation (loop).

### 5. Data memory addressing modes

SIMP provides two instructions that are used to access data memory. The two instructions are  $sw_{R5}$  and  $sb_{RA}$ . The range of addresses that are accessed through our design are from (DM[0] to DM[99]) for the A-array, and (DM[128] to DM[227]) for the W-array. The instructions can be differentiated as follows:

- sb<sub>RA</sub>: stores the A-term value within RA to the A-array address block sequentially.
- $sw_{R5}$ : stores the width from R7 that was calculated by  $fw_{R7}$  to an address of R5 plus a 128 offset.

# 6. Results for the Array-Width program

| 1 | A = 1                                                                  |                                                                                                                                                                                                      | В                                                  | = 1                                               | (                                                  | C = <b>-</b> 1                                    |                                                    |               |                                                    |                                                   |
|---|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|---------------------------------------------------|----------------------------------------------------|---------------------------------------------------|----------------------------------------------------|---------------|----------------------------------------------------|---------------------------------------------------|
|   | Register<br>\$0<br>\$1<br>\$2<br>\$3<br>\$4<br>\$5<br>\$6<br>\$7<br>pc | · Valu                                                                                                                                                                                               | 0<br>1<br>1<br>-1<br>100<br>100<br>0<br>1          |                                                   |                                                    |                                                   |                                                    |               |                                                    |                                                   |
|   |                                                                        | Address   0   8   16   24   32   40   48   56   64   72   80   88   96   104   112   120   128   136   144   152   160   168   176   184   192   200   208   216   224   224   224   248   248   248 | Value (+0)  -3  -3  -3  -3  -3  -3  -3  -3  -3  -3 | Value (+1)  1  1  1  1  1  1  1  1  1  1  1  1  1 | Value (+2)   -3   -3   -3   -3   -3   -3   -3   -3 | Value (+3)  1  1  1  1  1  1  1  1  1  1  1  1  1 | Value (+4)   -3   -3   -3   -3   -3   -3   -3   -3 | Value (+5)  1 | Value (+6)   -3   -3   -3   -3   -3   -3   -3   -3 | Value (+7)  1  1  1  1  1  1  1  1  1  1  1  1  1 |

| init \$1, 1    | 00001001 |                   |            |             |         |     |
|----------------|----------|-------------------|------------|-------------|---------|-----|
| init \$2, 1    | 00010001 |                   |            |             |         |     |
| init \$3, -1   | 00011010 |                   |            |             |         |     |
| init \$4, 100  | 00100000 |                   |            |             |         |     |
| ga             | 10011111 |                   |            |             |         |     |
| sb \$1, 0(\$7) | 10111111 | Instruct          | tion       | Statistics, | Version | 1 0 |
| fw \$7         | 10001111 | _                 | 705        | statistics, | VCISION | 1.0 |
| sw \$15        | 01101111 |                   |            |             |         |     |
| inc \$5        | 01011111 | ALU:              | 304        | 43%         |         |     |
| slt \$5, \$4   | 01001111 |                   | 0          | 0%          |         |     |
| bo -6          | 10101111 |                   | 100        | 14%         |         |     |
| halt           | 11111111 | Memory:<br>Other: | 200<br>101 | 28%<br>14%  |         |     |

| A                                                    | = 15                                                                                                                     | B                                                                                                                                                          | 5 = 73                                                                                                                             |                                                                                                                                                        | C = 51                                                                                                  |                                                                                                                                                    |                                                                                                                                                    |                                                                                                                                                                                                                                                                              |                                                                                                  |
|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| \$6<br>\$2<br>\$2<br>\$3<br>\$4<br>\$5<br>\$6<br>\$7 | )                                                                                                                        | Value  0 -97 73 51 100 100 0 8 12                                                                                                                          |                                                                                                                                    |                                                                                                                                                        |                                                                                                         |                                                                                                                                                    |                                                                                                                                                    |                                                                                                                                                                                                                                                                              |                                                                                                  |
|                                                      | Address 0 8 16 24 32 40 48 56 64 72 80 88 96 104 112 120 128 136 144 152 160 168 176 184 192 200 208 216 224 232 240 248 | Value (+0)  107  75  43  11  -21  -53  -85  -117  75  43  11  -21  0  0  7  7  7  44  88  88  88  88  81  7  7  66  44  88  88  88  88  88  88  88  88  88 | Value (+1)   -121   -89   -171   103   7   7   39   -57   121   -89   71   103   7   7   3   6   8   8   8   8   8   8   8   8   8 | Value (+2)  -29  -61  -93 -125 99  -67  35 3 -29  -61  -93 -125 99  0  0  8  8  8  7  7  6  2  8  8  8  7  9  9  0  0  0  0  0  0  0  0  0  0  0  0  0 | Value (+3) 31 63 -33 -1 -97 -65 95 127 31 63 -33 -1 -97 0 0 0 5 6 8 8 8 7 7 7 7 7 7 6 6 8 8 8 8 9 0 0 0 | Value (+4)  91  -69  27  123  -37  59  -101  -5  91  -69  27  123  0  0  0  7  8  8  7  8  8  7  8  8  7  9  0  0  0  0  0  0  0  0  0  0  0  0  0 | Value (+5)  -105  55  87  -9  23  -73  -41  119  -105  55  87  -9  0  0  0  8  6  7  8  8  8  7  8  6  7  8  0  0  0  0  0  0  0  0  0  0  0  0  0 | Value (+6)<br>-45<br>-77<br>-109<br>115<br>83<br>51<br>19<br>-13<br>-45<br>-77<br>-109<br>115<br>0<br>0<br>0<br>8<br>8<br>8<br>8<br>8<br>7<br>7<br>7<br>6<br>6<br>5<br>8<br>8<br>8<br>8<br>8<br>7<br>7<br>9<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | Value (+7) 47 -49 -17 -113 -81 79 111 15 47 -49 -17 -113 0 0 0 6 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 |

| init \$1, 15   | 00001011 |                                     |
|----------------|----------|-------------------------------------|
| init \$2, 73   | 00010100 |                                     |
| init \$3, 51   | 00011101 |                                     |
| init \$4, 100  | 00100000 |                                     |
| ga             | 10011111 |                                     |
| sb \$1, 0(\$7) | 10111111 | Instruction Statistics, Version 1.0 |
| fw \$7         | 10001111 | Total: 705                          |
| sw \$15        | 01101111 |                                     |
| inc \$5        | 01011111 | ALU: 304 43%                        |
| slt \$5, \$4   | 01001111 | Jump: 0 0%<br>Branch: 100 14%       |
| bo -6          | 10101111 | Memory: 200 28%                     |
| halt           | 11111111 | Other: 101 14%                      |

## 7. Individual / Group work reflection

а

|       | Day   | Amount (minutes) |
|-------|-------|------------------|
|       | 10/15 | 20               |
|       | 10/19 | 30               |
|       | 10/20 | 45               |
|       | 10/21 | 60               |
|       | 10/27 | 180              |
|       | 10/29 | 180              |
|       | 10/31 | 240              |
| Total |       | 755              |

755 minutes of work were placed into this project which is equivalent to 12.58 hours.

In terms of content, Project 3 is currently the hardest project that has been released thus far. The reason for this is due to the number of different approaches possible for ISA implementation. As it happens, our group scrapped our ideas and started over three times before finalizing our approach.

In terms of approach, our Project 3 benefitted from a simultaneous simulator and hardware design effort. In previous projects, the approach has always been to tackle problems head on, one at a time. In this case, the group split off and worked on separate tasks, shifting back and forth when necessary.

In terms of group dynamics, the group worked well together compared to previous projects. The group worked on the tasks together during synchronous sessions. Each team member fully contributed to the analysis and design aspects of this project, which greatly accelerated troubleshooting and hardware implementation.

- b. If you were restarting this project entirely, how would you have done it differently?
  - i. After discussing this question, our group came to the conclusion that any other approach would have been unsatisfactory, due to lower performance and high similarity to MIPS. This would have detracted from our ability to design an original ISA tailored to the project charter. The challenge in creating our ASIC-style approach was an excellent learning opportunity for all members of the group.

c.

| Members         | Percentages |
|-----------------|-------------|
| Maxwell Thimmig | 33          |
| Charlie Schafer | 33          |
| Jim Palomo      | 33          |

### Part B) Software Package

#### 1. Provide a toy testcase program

```
Instruction
                                                                     Result
                    init $1, 15
init $2, 73
                                                                     $1 = 15
23456789
                                                                     $2 = 73
                     init $3, 1
init $4, 100
                                                                     $3 = 1
                                                                     $4 = 100
A = 89
                     ga
                    ga
sb $1, 0($7)
fw $7
sw $15
inc $5
bo -6
                                                                     DM[0] = 89
                                                                                                        6
7
8
                                                                     Width of A \rightarrow $7 = 7
                                                                     DM[128] = 7
                                                                                                        9
                                                                     $5 = 1
                                                                     branch to PC 10
10
                                                                                                        10
                     slt $5, $4
                                                                     1 < 100 --> $0 = 1
                                                                                                        11
11
                                                                                                        12
12
                     HALT!!
                                                                     Program Stopped
```

```
00001011
init $1, 15
              00010100
init $2, 73
              00011001
init $3, 1
              00100000
init $4, 100
              10011111
ga
              10111111
sb $1, 0($7)
                         Instruction Statistics, Version 1.0
              10001111
fw $7
                         Total: 12
              01101111
sw $15
                         ALU:
                                          58%
              01011111
inc $5
                                          %0
                         Jump:
                                  0
              10101111
bo -6
                                          8%
                         Branch: 1
              01001111
slt $5, $4
                         Memory: 2
                                          17%
              11111111
halt
                         Other: 2
                                          17%
```

| Register<br>\$0<br>\$1<br>\$2<br>\$3<br>\$4<br>\$5<br>\$6<br>\$7<br>pc | Value<br>1<br>87<br>73<br>15<br>100<br>1<br>0<br>7                                                                                                                            |                                                            |                                                   |                                                  |                                                |                                                |                                                   |                                                 |
|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|---------------------------------------------------|--------------------------------------------------|------------------------------------------------|------------------------------------------------|---------------------------------------------------|-------------------------------------------------|
|                                                                        | Pess   Value   0   8   16   24   32   40   48   56   64   72   88   96   104   112   128   136   144   152   160   168   176   184   192   200   224   224   2232   240   248 | (+0)   Value (+1)   87   0   0   0   0   0   0   0   0   0 | Value (+2)  0   0   0   0   0   0   0   0   0   0 | Value (+3) 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | Value (+4)   0   0   0   0   0   0   0   0   0 | Value (+5)   0   0   0   0   0   0   0   0   0 | Value (+6)  0  0  0  0  0  0  0  0  0  0  0  0  0 | Value (+7)  0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |

## 2. Provide two version of the array-width program

A = 1 | B = 1 | C = -1

| Register<br>\$0<br>\$1<br>\$2<br>\$3<br>\$4<br>\$5<br>\$6<br>\$7<br>pc | · Valu                                                                                                                                                                                   | oe 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1          |                                                    |                                                    |                                                   |                                                    |               |                                                    |                                                 |
|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|----------------------------------------------------|----------------------------------------------------|---------------------------------------------------|----------------------------------------------------|---------------|----------------------------------------------------|-------------------------------------------------|
|                                                                        | Address   0   8   16   24   32   40   48   56   64   72   80   88   96   104   112   120   128   136   144   152   160   168   176   184   192   200   208   216   224   232   240   248 | Value (+0)   -3   -3   -3   -3   -3   -3   -3   - | Value (+1)   1  1  1  1  1  1  1  1  1  1  1  1  1 | Value (+2)   -3   -3   -3   -3   -3   -3   -3   -3 | Value (+3)  1  1  1  1  1  1  1  1  1  1  1  1  1 | Value (+4)   -3   -3   -3   -3   -3   -3   -3   -3 | Value (+5)  1 | Value (+6)   -3   -3   -3   -3   -3   -3   -3   -3 | Value (+7)  1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 |

| <pre>init \$1, 1 init \$2, 1 init \$3, -1 init \$4, 100 ga sb \$1, 0(\$7) fw \$7 sw \$15 inc \$5 slt \$5, \$4</pre> | 00001001<br>00010001<br>00011010<br>00100000<br>10011111<br>10111111 |
|---------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|
| slt \$5, \$4                                                                                                        | 01001111                                                             |
| bo -6                                                                                                               | 10101111                                                             |
| halt                                                                                                                | 11111111                                                             |

Instruction Statistics, Version 1.0 Total: 705

ALU: 304 43%
Jump: 0 0%
Branch: 100 14%
Memory: 200 28%
Other: 101 14%

| A = 1                                                           |                                                                                                                                                                                     | 1                                                                                                                                                                                                                                                       | = 73                                                                                                                                                                   | (                                                                                                                                        | C = 51                                                                                                                  |                                                                                                                                           |                                                                                                                                                                        |                                                                                                                                                                                                                                                                         |                                                                                           |
|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| Registe<br>\$0<br>\$1<br>\$2<br>\$3<br>\$4<br>\$5<br>\$6<br>\$7 | er Va                                                                                                                                                                               | 0<br>-97<br>73<br>51<br>100<br>100<br>8<br>12                                                                                                                                                                                                           |                                                                                                                                                                        |                                                                                                                                          |                                                                                                                         |                                                                                                                                           |                                                                                                                                                                        |                                                                                                                                                                                                                                                                         |                                                                                           |
|                                                                 | Address   0   8   16   24   32   40   48   56   64   72   88   96   104   112   120   128   136   144   152   160   168   176   184   192   200   208   216   224   232   240   248 | Value (+0)   107   75   43   11   -21   107   75   43   11   -21   107   75   43   11   -21   0   0   7   7   7   6   4   8   8   8   8   7   7   7   6   4   8   8   8   8   7   7   7   6   6   4   8   8   8   7   7   7   6   6   6   6   6   6   6 | Value (+1)  -121  -89  71  103  7  39  -57  -25  -121  -89  71  103  7  0  0  0  8  8  8  8  8  8  8  8  8  8  8  7  7  7  3  6  8  8  8  8  9  71 71 3  0  0  0  0  0 | Value (+2)  -29  -61  -293  -125  99  67  35  33  -29  -61  -93  -125  99  0  0  8  8  8  8  7  7  6  2  8  8  8  8  7  9  0  0  0  0  0 | Value (+3)  31  63  -33  -1  -97  -65  95  127  31  63  -33  -1  -97  0  0  5  6  8  8  8  8  8  8  8  8  8  8  8  8  8 | Value (+4)  91  -69  27  123  -37  59  -101  -59  123  0  0  0  7  8  8  7  8  8  7  8  7  8  7  9  0  0  0  0  0  0  0  0  0  0  0  0  0 | Value (+5)  -105  -55  87  -9  23  -73  -41  119  -105  -55  87  -9  0  0  0  8  6  7  8  8  7  8  8  6  7  8  8  6  7  8  8  9  0  0  0  0  0  0  0  0  0  0  0  0  0 | Value (+6)<br>-45<br>-77<br>-109<br>115<br>83<br>51<br>19<br>-13<br>-45<br>-77<br>-109<br>115<br>0<br>0<br>0<br>8<br>8<br>8<br>8<br>7<br>7<br>7<br>6<br>6<br>5<br>8<br>8<br>8<br>8<br>7<br>7<br>7<br>9<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | Value (+7) 47 -49 -17 -113 -81 15 47 -49 -17 -113 0 0 0 0 6 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 |

| init \$1, 15   | 00001011 |                                     |
|----------------|----------|-------------------------------------|
| init \$2, 73   | 00010100 |                                     |
| init \$3, 51   | 00011101 |                                     |
| init \$4, 100  | 00100000 |                                     |
| ga             | 10011111 |                                     |
| sb \$1, 0(\$7) | 10111111 | Instruction Statistics, Version 1.0 |
| fw \$7         | 10001111 | Total: 705                          |
| sw \$15        | 01101111 |                                     |
| inc \$5        | 01011111 | ALU: 304 43%                        |
| slt \$5, \$4   | 01001111 | Jump: 0 0%<br>Branch: 100 14%       |
| bo -6          | 10101111 | Memory: 200 28%                     |
| halt           | 11111111 | Other: 101 14%                      |

## Part C) Hardware Package

1. Overall Schematic

Circuitverse link: Project 3 ISA

Components:

8bit Register:



## PC-Logic:



# Instruction Memory:



# Control Unit:



# Register File:



## Width Determination:



## A-Term Generator:



## ALU:



## Data Memory:



## Main:



2. (10pts) Provide the schematics and result pictures of your toy testcase program to showcase your hardware implementation works:



## Input:



Results for toy test case (data memory):

```
▼Array(256) 1

0: 89

128: 7

length: 256

▶ __proto__: Array(0)
```

The following shows how only DM[0] = 89 & DM[128] = 7 are filled with non-zero values. The rest of the values are null (have not been touched therefore being zero).

3. (Extra credit 10pts) Provide the schematics and result pictures of the two versions of Array-Width program in your ISA implementation to showcase your hardware works:

Schematics above

Results for first 3 iterations:

$$A1 = -3$$
  $\rightarrow W1 = 8$   
 $A1 = 1$   $\rightarrow W1 = 1$   
 $A1 = -3$   $\rightarrow W1 = 8$ 

https://youtu.be/RC1vLbMcaoY



Core Dump V1 below:

|              |           |           | ▼ Array(256) ■            |                  |
|--------------|-----------|-----------|---------------------------|------------------|
| ▼ Array(25   |           |           | ▼Array(256) [<br>▶ [0 99] |                  |
| ▼ [0 9       |           |           | ▼ [128 227                |                  |
| 0: 2         |           |           | 128: 8                    |                  |
| 1: 1         |           |           | 129: 1                    |                  |
| 2: 2<br>3: 1 |           |           | 130: 8                    |                  |
|              |           |           | 131: 1                    |                  |
| 4: 2<br>5: 1 |           |           | 132: 8                    |                  |
| 6: 2         |           |           | 133: 1                    |                  |
| 7: 1         |           |           | 134: 8                    |                  |
| 8: 2         |           |           | 135: 1                    |                  |
| 9: 1         |           |           | 136: 8                    |                  |
| 10:          |           |           | 137: 1                    |                  |
| 11:          |           |           | 138: 8                    |                  |
| 12:          |           |           | 139: 1                    |                  |
| 13:          |           |           | 140: 8                    | 184: 8           |
| 14:          |           |           | 141: 1                    | 185: 1           |
| 15:          |           | 3         | 142: 8                    | 186: 8           |
| 16:          |           |           | 143: 1                    | 187: 1           |
| 17:          |           | 3         | 144: 8                    | 188: 8           |
| 18:          |           |           | 145: 1                    | 189: 1           |
| 19:          | 1 62: 25  | 3         | 146: 8                    | 190: 8           |
| 20:          | 253 63: 1 |           | 147: 1                    | 191: 1           |
| 21:          | 1 64: 25  | 3         | 148: 8                    | 192: 8           |
| 22:          | 253 65: 1 |           | 149: 1                    | 193: 1           |
| 23:          | 1 66: 25  | 3         | 150: 8                    | 194: 8           |
| 24:          | 253 67: 1 |           | 151: 1                    | 195: 1           |
| 25:          | 1 68: 25  | 3         | 152: 8                    | 196: 8           |
| 26:          | 253 69: 1 |           | 153: 1                    | 197: 1           |
| 27:          | 1 70: 25  | 3         | 154: 8                    | 198: 8           |
| 28:          | 253 71: 1 |           | 155: 1                    | 199: 1           |
| 29:          | 1 72: 25  | 3         | 156: 8                    | 200: 8           |
| 30:          | 253 73: 1 |           | 157: 1                    | 201: 1           |
| 31:          |           | 3         | 158: 8<br>159: 1          | 202: 8           |
| 32:          |           |           | 160: 8                    | 203: 1           |
| 33:          |           | 3         | 161: 1                    | 204: 8           |
| 34:          |           | _         | 162: 8                    | 205: 1           |
| 35:          |           | 3         | 163: 1                    | 206: 8<br>207: 1 |
| 36:          |           |           | 164: 8                    | 208: 8           |
| 37:          |           | 3         | 165: 1                    | 209: 1           |
| 38:          |           |           | 166: 8                    | 210: 8           |
| 39:<br>40:   |           | 3         | 167: 1                    | 211: 1           |
| 41:          |           | 2         | 168: 8                    | 212: 8           |
| 42:          |           | •         | 169: 1                    | 213: 1           |
| 43:          |           | 3         | 170: 8                    | 214: 8           |
| 44:          |           | •         | 171: 1                    | 215: 1           |
| 45:          |           | 3         | 172: 8                    | 216: 8           |
| 46:          |           |           | 173: 1                    | 217: 1           |
| 47:          |           | 3         | 174: 8                    | 218: 8           |
| 48:          |           | -         | 175: 1                    | 219: 1           |
| 49:          |           | 3         | 176: 8                    | 220: 8           |
| 50:          |           |           | 177: 1                    | 221: 1           |
| 51:          |           | 3         | 178: 8                    | 222: 8           |
| 52:          |           |           | 179: 1                    | 223: 1           |
| 53:          |           | 3         | 180: 8                    | 224: 8           |
| 54:          |           |           | 181: 1                    | 225: 1           |
| 55:          |           | 3         | 182: 8                    | 226: 8           |
| A-Array 56:  |           | W-Array   | 183: 1                    | 227: 1           |
| <i>-</i> J   |           | ,, 111149 |                           |                  |

A = 15 | B = 73 | C = 51

Results for first 3 iterations:

A1 = 107  $\rightarrow W1 = 7$  A1 = -121  $\rightarrow W1 = 8$ A1 = -29  $\rightarrow W1 = 8$ 

## https://youtu.be/nGNL8TWLnOY

## At final iteration (stopped by halt)



Core Dump V2 below:

|                    | _                  | ▼ Array(256) 🗈             |                  |
|--------------------|--------------------|----------------------------|------------------|
| ▼ Array(256)       | 1                  | ▶ [0 99]                   |                  |
| ▼ [0 99]           |                    | ▼ [128 227]                |                  |
| 0: 107             |                    | 128: 7                     |                  |
| 1: 135<br>2: 227   |                    | 129: 8                     |                  |
| 3: 31              |                    | 130: 8                     |                  |
| 4: 91              |                    | 131: 5                     |                  |
| 5: 151             |                    | 132: 7                     |                  |
| 6: 211             |                    | 133: 8                     |                  |
| 7: 47              |                    | 134: 8                     |                  |
| 8: 75              |                    | 135: 6                     |                  |
| 9: 167             |                    | 136: 7                     |                  |
| 10: 195            |                    | 137: 8                     |                  |
| 11: 63             |                    | 138: 8                     |                  |
| 12: 187            |                    | 139: 6                     |                  |
| 13: 55             |                    | 140: 8                     | 184: 8           |
| 14: 179            | 57: 231            | 141: 6                     | 185: 8           |
| 15: 207            | 58: 3              | 142: 8                     | 186: 2           |
| 16: 43             | 59: 127            | 143: 8                     | 187: 7           |
| 17: 71             | 60: 251            | 144: 6                     | 188: 8           |
| 18: 163            | 61: 119            | 145: 7                     | 189: 7           |
| 19: 223            | 62: 243            | 146: 8<br>147: 8           | 190: 8           |
| 20: 27             | 63: 15             | 147: 6                     | 191: 4           |
| 21: 87             | 64: 107            | 149: 7                     | 192: 7           |
| 22: 147            | 65: 135            | 150: 8                     | 193: 8           |
| 23: 239            | 66: 227            | 151: 8                     | 194: 8<br>195: 5 |
| 24: 11             | 67: 31             | 152: 4                     | 196: 7           |
| 25: 103            | 68: 91             | 153: 7                     | 197: 8           |
| 26: 131            | 69: 151            | 154: 8                     | 198: 8           |
| 27: 255            | 70: 211            | 155: 8                     | 199: 6           |
| 28: 123<br>29: 247 | 71: 47<br>72: 75   | 156: 7                     | 200: 7           |
| 30: 115            | 73: 167            | 157: 8                     | 201: 8           |
| 31: 143            | 74: 195            | 158: 7                     | 202: 8           |
| 32: 235            | 75: 63             | 159: 8                     | 203: 6           |
| 33: 7              | 76: 187            | 160: 8                     | 204: 8           |
| 34: 99             | 77: 55             | 161: 3                     | 205: 6           |
| 35: 159            | 78: 179            | 162: 7                     | 206: 8           |
| 36: 219            | 79: 207            | 163: 8                     | 207: 8           |
| 37: 23             | 80: 43             | 164: 8                     | 208: 6           |
| 38: 83             | 81: 71             | 165: 5                     | 209: 7           |
| 39: 175            | 82: 163            | 166: 7                     | 210: 8           |
| 40: 203            | 83: 223            | 167: 8                     | 211: 8           |
| 41: 39             | 84: 27             | 168: 8                     | 212: 5           |
| 42: 67             | 85: 87             | 169: 6                     | 213: 7           |
| 43: 191            | 86: 147            | 170: 7                     | 214: 8           |
| 44: 59             | 87: 239            | 171: 8<br>172: 6           | 215: 8           |
| 45: 183            | 88: 11             | 172. 0                     | 216: 4           |
| 46: 51             | 89: 103            | 173. 6                     | 217: 7           |
| 47: 79             | 90: 131            | 174. 0                     | 218: 8<br>219: 8 |
| 48: 171            | 91: 255            | 176: 8                     | 220: 7           |
| 49: 199            | 92: 123            | 177: 8                     | 221: 8           |
| 50: 35             | 93: 247            | 178: 6                     | 222: 7           |
| 51: 95<br>52: 155  | 94: 115<br>95: 143 | 179: 7                     | 223: 8           |
| 53: 215            | 95: 143<br>96: 235 | 180: 8                     | 224: 8           |
| 54: 19             | 97: 7              | 181: 8                     | 225: 3           |
| 55: 111            | 98: 99             | 182: 5                     | 226: 7           |
| A-array 56: 139    | 99: 159            | W-array <sup>183</sup> : 7 | 227: 8           |
| 11 ulluy 201 200   |                    | vv urruy                   |                  |

### Appendix:

```
import os path as Path
def twoscomp(s):
  for j in reversed(range(len(s))):
      if s[j] == '1':
         break
  t = ""
  for i in range(0, j, 1): # flip everything
      t += str(1-int(s[i]))
  for i in range(j, len(s), 1): # until the first 1 from the right
      t += s[i]
  return t
                               # return 2's complement binary (string)
 Return: 2's complement decimal (int)
def twoscomp_dec(b):
  l = len(b) # length of bit provided
  x = b[:1].zfill(l) # save the first bit and fill with 0's until
original length
  x = x[::-1]
  x = int(x, 2) * -1 # value of binary (unsigned: 10000..0) * -1
  y = int(b[1:], 2) # value of binary without the first bit
```

```
x += y # add up differing values
  return x
def bin_to_dec(b):
  if(b[0]=="0"):
      return int(b, base=2)
  else:
      return twoscomp_dec(b)
def zero_extend(b):
  return int(b, base=2) # given a binary string, get unsigned decimal
def itosbin(i, n):
  s = ""
  if i >= 0:
      s = bin(i)[2:].zfill(n)
  else:
      s = bin(0-i)[2:].zfill(n)
      s = twoscomp(s)
  return s
```

```
def hex_to_bin(line):
  h = line.replace("\n", "")
  i = int(h, base=16)
  b = bin(i)
  b = b[2:].zfill(8)
  return b
def neg_int_to_hex(x):
  x = bin(x \& Oxffffffff)[2:]
  x = hex(int(x,2))[2:].zfill(2)
  x = "0x" + x
  return x
def int_to_hex(x):
   if (x < 0):
      x = neg_int_to_hex(x)
   else:
       x = "0x" + str(hex(x))[2:].zfill(8)
  return x
def xor8(x, y):
  s = ""
   for i in range(8):
       if x[i] == y[i]:
          s += '0'
       else:
           s += '1'
   return s
```

```
code
def findWidth(s): # take in decimal string
  b = int(s)
  b = itosbin(b, 8) # convert integer to binary
  return len(b.strip("0")) # strip surrounding zeros from 1...1 &
return length of remaining bits
(string)
def processR(b):
  b_{op} = b[0:4]
  b_rx = b[4:6]
  b_{ry} = b[6:8]
  asm = ""
  if (b_op == '0100'): # SLT (sets $R0 to 0 or 1)
      b_{rx} = b[4:8]
      rx = int((b_rx), base=2)
      rx = "$5, $4"
      asm = "slt " + rx
  elif (b_op == '1011'): # SB
      b_rx = b[4:5]
      b_{ry} = b[5:8]
      rx = int((b_rx), base=2)
      ry = int((b_ry), base=2)
      rx = "\$" + str(rx)
      ry = "\$" + str(ry)
      asm = "sb " + rx + ", " + "0(" + ry + ")"
```

```
b_rx = b[4:8]
      rx = int((b_rx), base=2)
      rx = "\$" + str(rx)
      asm = "sw " + rx
  elif (b_op == '0101'):  # inc
     rx = int((b_rx), base=2)
     rx = "$5"
     asm = "inc " + rx
  else:
      print (f'NO idea about op = {b_op}')
  return asm
def processB(b):
  b_{op} = b[0:4]
  imm = b[4:8]
  asm = ""
  if (b_op == '1010'): # BO ($RO = 1 --> branch PC += -28; else no
branch & PC += 1)
     imm = -6
     imm = str(imm) # hardwired to -28
      asm = "bo " + imm  # compares R0 {if R0 == 1 --> branch; else
```

```
else:
     print (f'NO idea about op = {b_op}')
  return asm
def processS(b):
  b_{op} = b[0:4]
  b_{rx} = b[4:6]
  b_{ry} = b[6:8]
  asm = ""
  if (b_op == '1000'):  # FW [find width]
      rx = int((b_rx), base=2)
      rx = "$7"
     asm = "fw " + rx
  asm = "ga "
  else:
     print (f'NO idea about op = {b_op}')
  return asm
hex (string)
def processInit(b):
  b_{op} = b[0:2]
  b_rx = b[2:5]
```

```
imm = b[5:8]
   asm = ""
   options = [100, 1, -1, 15, 73, 51]
   imm = options[int(imm, 2)]
   rx = int((b_rx), base=2)
   rx = "\$" + str(rx)
  imm = str(imm)
   asm = "init " + rx + ", " + imm
  return asm
is B, R, I type.
the program
instruction type
def process(b, halt):
  if (halt != 1):
      b_{op} = b[0:4]
      if (b_op[:2] == '00'):
Init
           return processInit(b)
      elif (b_op == '1111'):
Halt
          halt = 1
           return "halt"
       elif (b_op == '1010'):
B-type (bo)
           return processB(b)
       elif (b_op == '1000' or b_op == '1001'):
S-type (ga/fw)
           return processS(b)
```

```
else:
          return processR(b)
R-type
  else:
      return # nothing since program stopped
Program was halted
appends spliced instruction to a list
def disassemble(input_file, asm_instr, halt):
  instr = [] # create empty list of user inputs
   ''' reasons for list:
           1. able to append at the end of list to KEEP ORDER
          2. mutable (change elements in list if necessary)
          3. creating a list data structure using string methods
(replace, split)
  line_count = 0
  if (halt != 1):
      for line in input_file:
           line_count += 1
          bin_str = line
           asmline = process(bin_str, halt)
          output_file.write(asmline + '\n')
instruction to list
          asm_instr.append(asmline)
           asmline = asmline.replace(",", " ")
           asmline = asmline.replace(" ", " ")
           asmline = asmline.replace("$", "")
```

```
asmline = asmline.replace("128(", "")
           asmline = asmline.replace("(", "")
           asmline = asmline.replace(")", "")
           asmline = asmline.split(" ")
           instr.append(asmline)
  else:
      input_file.close()
      return instr
  output_file.write("\n") # newline in output file to show finished
  input_file.close() # close input file since we no longer need it
  return instr
def outputRegisters(reg, pc, hexValue):
  pReg = "Register"
  pVal = "Value"
  print(f"{pReg:<15}{pVal:^12}")
  row_item = [pReg, pVal]
  output = '{:<15}{:^12}'.format(row_item[0], row_item[1])
  output_file.write(output + "\n")
   for i in range(len(reg)):
      pReg = "\$" + str(i)
      if (hexValue == 0):
          pVal = str(reg[i])
      else:
           pVal = int_to_hex(reg[i])
      print(f"{pReg:<15}{pVal:>12}")
```

```
row_item = [pReg, pVal]
       output = '{:<15}{:>12}'.format(row_item[0], row_item[1])
       output_file.write(output + "\n")
   pReg = "pc"
   if (hexValue == 0):
      pVal = str(pc)
   else:
      pVal = int_to_hex(pc)
   print(f"{pReg:<15}{pVal:>12}")
   row_item = [pReg, pVal] # output to txt file
   output = '{:<15}{:>12}'.format(row_item[0], row_item[1])
   output_file.write(output + "\n")
  print("\n")
hex_end = ending memory address
user selected hex or decimal value output
def outputDataMem(mem, hex_start, hex_end, address, value):
   addr = v1 = v2 = v3 = v4 = v5 = v6 = v7 = v8 = ""
  if (address == 0):
       addr = "Address"
      v1 = "Value (+0)"
      v2 = "Value (+1)"
      v3 = "Value (+2)"
      v4 = "Value (+3)"
      v5 = "Value (+4)"
      v6 = "Value (+5)"
      v7 = "Value (+6)"
      v8 = "Value (+7)"
```

```
row_item = [addr, v1, v2, v3, v4, v5, v6, v7, v8]
      output =
 |{:>10}|{:>15}|{:>15}|{:>15}|{:>15}|{:>15}|{:>15}|{:>15}|{:>15}|-
row_item[5], row_item[6], row_item[7], row_item[8])
      output_file.write(output + "\n")
  else:
      addr = "Address"
     v1 = "Value (+0)"
     v2 = "Value (+4)"
     v3 = "Value (+8)"
     v4 = "Value (+c)"
     v5 = "Value (+10)"
     v6 = "Value (+14)"
     v7 = "Value (+18)"
     v8 = "Value (+1c)"
      row_item = [addr, v1, v2, v3, v4, v5, v6, v7, v8]
      output =
 |{:^10}|{:>15}|{:>15}|{:>15}|{:>15}|{:>15}|{:>15}|{:>15}|{:>15}|-
row_item[0], row_item[1], row_item[2], row_item[3], row_item[4],
output_file.write(output + "\n")
print(f"|{addr:>15}|{v1:>15}|{v2:>15}|{v3:>15}|{v4:>15}|{v5:>15}|{v6:>15}|
{v7:>15}|{v8:>15}|")
  j = 0
  if (value == 0):  # data memory [decimal values]
      for i in range(hex_start, hex_end, 1):
         if (j % 8 == 0):
            if (address == 1):
                addr = 0x'' + str(hex(j + 0x0))[2:].zfill(8)
             else:
```

```
addr = str(j + 0x0)
if j < len(mem):</pre>
   v1 = str(mem[j])
else:
    v1 = 0
if j+1 < len(mem):
    v2 = str(mem[j+1])
else:
    v2 = 0
if j+2 < len(mem):
    v3 = str(mem[j+2])
    v3 = 0
if j+3 < len(mem):
    v4 = str(mem[j+3])
else:
    v4 = 0
if j+4 < len(mem):
    v5 = str(mem[j+4])
else:
    v5 = 0
if j+5 < len(mem):
   v6 = str(mem[j+5])
else:
    v6 = 0
if j+6 < len(mem):
   v7 = str(mem[j+6])
else:
    v7 = 0
if j+7 < len(mem):
    v8 = str(mem[j+7])
```

```
else:
                   v8 = 0
print(f"|{addr:>15}|{v1:>15}|{v2:>15}|{v3:>15}|{v4:>15}|{v5:>15}|{v6:>15}|
{v7:>15}|{v8:>15}|")
               row_item = [addr, v1, v2, v3, v4, v5, v6, v7, v8]
               output =
'|{:>10}|{:>15}|{:>15}|{:>15}|{:>15}|{:>15}|{:>15}|{:>15}|{:>15}|{:>15}|
row_item[0], row_item[1], row_item[2], row_item[3], row_item[4],
row_item[5], row_item[6], row_item[7], row_item[8])
               output_file.write(output + "\n")
          j += 1
  else:
       for i in range(hex_start, hex_end, 1):
           if (j % 8 == 0):
               if (address == 1):
                   addr = 0x'' + str(hex(j + 0x0))[2:].zfill(8)
               else:
                   addr = str(j + 0x0)
               if j < len(mem):</pre>
                   if (mem[j] < 0):</pre>
                       v1 = neg_int_to_hex(mem[j])
                   else:
                       v1 = "0x" + str(hex(mem[j]))[2:].zfill(8)
               else:
                   v1 = "0x" + "".zfill(8)
               if j+1 < len(mem):
                   if (mem[j+1] < 0):
                       v2 = neg_int_to_hex(mem[j+1])
                   else:
                       v2 = "0x" + str(hex(mem[j+1]))[2:].zfill(8)
               else:
                   v2 = "0x" + "".zfill(8)
```

```
if j+2 < len(mem):
    if (mem[j+2] < 0):
        v3 = neg_int_to_hex(mem[j+2])
    else:
        v3 = "0x" + str(hex(mem[j+2]))[2:].zfill(8)
else:
    v3 = "0x" + "".zfil(8)
if j+3 < len(mem):
    if (mem[j+3] < 0):
        v4 = neg_int_to_hex(mem[j+3])
    else:
        v4 = "0x" + str(hex(mem[j+3]))[2:].zfill(8)
else:
    v4 = "0x" + "".zfill(8)
if j+4 < len(mem):
    if (mem[j+4] < 0):
        v5 = neg_int_to_hex(mem[j+4])
    else:
        v5 = "0x" + str(hex(mem[j+4]))[2:].zfill(8)
else:
    v5 = "0x" + "".zfill(8)
if j+5 < len(mem):
    if (mem[j+5] < 0):
        v6 = neg_int_to_hex(mem[j+5])
    else:
        v6 = "0x" + str(hex(mem[j+5]))[2:].zfill(8)
else:
    v6 = "0x" + "".zfill(8)
if j+6 < len(mem):
    if (mem[j+6] < 0):
        v7 = neg_int_to_hex(mem[j+6])
    else:
        v7 = "0x" + str(hex(mem[j+6]))[2:].zfill(8)
else:
    v7 = "0x" + "".zfill(8)
```

```
if j+7 < len(mem):
               if (mem[j+7] < 0):
                  v8 = neg_int_to_hex(mem[j+7])
               else:
                  v8 = "0x" + str(hex(mem[j+7]))[2:].zfill(8)
            else:
               v8 = "0x" + "".zfill(8)
print(f"|{addr:>15}|{v1:>15}|{v2:>15}|{v3:>15}|{v4:>15}|{v5:>15}|{v6:>15}|
{v7:>15}|{v8:>15}|")
            row_item = [addr, v1, v2, v3, v4, v5, v6, v7, v8]
           output =
output_file.write(output + "\n")
        j += 1
  print("\n")
held for each count variable
def outputInstrStats(total, alu, jump, branch, memory, other):
  print("Instruction Statistics, Version 1.0")
  output_file.write("\n\nInstruction Statistics, Version 1.0" + "\n")
  print(f"Total:\t{total}\n")
  output_file.write(f"Total:\t{total}\n\n")
  titles = ["ALU:", "Jump:", "Branch:", "Memory:", "Other:"]
  values = [alu, jump, branch, memory, other]
```

```
percentages = [(alu/total)*100, (jump/total)*100, (branch/total)*100,
(memory/total)*100, (other/total)*100]
  i = 0
  while i < len(titles):</pre>
      print(f"{titles[i]:<8}{values[i]:<8}{percentages[i]:.0f}%")</pre>
output_file.write(f"{titles[i]:<8}{values[i]:<8}{percentages[i]:.0f}%" +
      i += 1
>>>>>>>/n")
input_file = input("Enter input file> ")
file_exists = 0
                                                   # temp variable to
keep track of file exist state
while (file_exists != 1):
  if Path.isfile(input_file): # file exists
      print("File sucessfully loaded")
      input_file = open(input_file, "r")
in read mode (r)
      file_exists = 1
set true
  else: # file does not exist, so ask for valid file
      print("File does not exist")
      file_exists = 0
      input_file = input("Enter input file> ")
output_file = input("Enter desired output file> ")  # ask for user
output file name
output_file = open(output_file,"w")
output file in write mode (w)
print()
```

```
asm_instr = []
halt = 0
instr = disassemble(input_file, asm_instr, halt)
$2 | 11 = $3)
mem = [0] * 256 # data memory
line = pc = 0
total = alu = jump = branch = memory = other = 0
# output header
pLine = "line"
pInstr = "Instruction"
pResult = "Result"
pPC = "PC"
print(f"{pLine:<15}{pInstr:<35}{pResult:<25}{pPC:<15}")
output_file.write(f"{pLine:<15}{pInstr:<35}{pResult:<25}{pPC:<15}" + "\n")
while (pc < len(instr)):</pre>
  cur = instr[pc]
instructions (access to opcode, rs, rt, rd, sa, func, imm)
within itself and replicates "line numbers"
  line += 1
  if (cur[0] == "bo"):  # branch
```

```
pInstr = asm_instr[pc]
            if (reg[0] == 1): # $0 == 1?
                pc += -6
            else:
                pc += 1 # pc = pc + 1
            branch += 1
            pResult = "branch to PC" + str(pc)
   elif (\operatorname{cur}[0] == "\operatorname{sb}" \operatorname{or} \operatorname{cur}[0] == "\operatorname{sw}" \operatorname{or} \operatorname{cur}[0] == "\operatorname{fw}" \operatorname{or} \operatorname{cur}[0] ==
"ga" or cur[0] == "slt"):
       if (cur[0] == "sb"): # SB
            mem[reg[5]] = reg[1]
            pResult = "DM[" + str(reg[int(cur[2])]) + "] = " +
str(reg[int(cur[1])])
            memory += 1
       elif (cur[0] == "sw"):  # SW
            mem[reg[5] + 128] = reg[7]
            pResult = "DM[" + str(reg[5] + 128) + "] = " + <math>str(reg[7])
            memory += 1
       elif (cur[0] == "fw"): # FW
            reg[7] = findWidth(reg[1]) # R1 = width of 8-bit
            pResult = "Width of A -> $7 = " + str(reg[7])
            alu += 1
       elif (cur[0] == "ga"): # GA
            w = reg[1]
            x = reg[2]
            y = reg[3]
            z = (reg[1] + reg[2]) \wedge reg[3]
            reg[1] = bin_to_dec(xor8(itosbin((reg[1] + reg[2]), 8),
itosbin(reg[3], 8)))
```

```
pResult = "A = " + str(reg[1])
         alu += 1
     elif (cur[0] == "slt"):  # SLT
         if (reg[5] < reg[4]): # if x < y</pre>
             reg[0] = 1
             reg[0] = 0
         pResult = str(reg[5]) + " < " + <math>str(reg[4]) + " --> $0" + " = "
str(reg[0])
         other += 1
    pInstr = asm_instr[pc]
     pc += 1
    if (cur[0] == "init"):  # INIT
         reg[int(cur[1])] = int(cur[2])
     elif (cur[0] == "inc"): # INC
         reg[5] = reg[5] + 1
     elif (cur[0] == 'halt'): # HALT
         print
     else:
         print("Instruction not implemented")
     pc += 1
     if (cur[0] == 'halt'):
         other += 1
     else:
         alu += 1
     if (cur[0] != 'halt'): # HALT
         pResult = "$" + cur[1] + " = " + str(reg[int(cur[1])])
```

```
else:
           pInstr = "HALT!!"
           pResult = "Program Stopped"
           pLine = line
           pPC = pc
           print(f"{pLine:<15}{pInstr:<35}{pResult:<25}{pPC:<15}")
output_file.write(f"{pLine:<15}{pInstr:<35}{pResult:<25}{pPC:<15}" + "\n")
           break
       pInstr = asm_instr[pc-1]
  pLine = line
   pPC = pc
  print(f"{pLine:<15}{pInstr:<35}{pResult:<25}{pPC:<15}")</pre>
   output\_file.write(f"{pLine:<15}{pInstr:<35}{pResult:<25}{pPC:<15}" +
print()
output_file.write("\n")
outputRegisters(reg, pc, 0)
output_file.write("\n")
outputDataMem(mem, 0x0, 0x100, 0, 0)
total = alu + jump + branch + memory + other
outputInstrStats(total, alu, jump, branch, memory, other)
```