# Jim Palomo

COMPUTER ENGINEERING MAJOR · THE UNIVERSITY OF ILLINOIS AT CHICAGO

□ 847-345-2180 | 🗷 jimppalomo@gmail.com | 🏕 jimpalomo.github.io | 🖫 JimPalomo | 🛅 Jim-Palomo

#### Education \_\_\_\_\_

#### University of Illinois at Chicago (UIC)

Chicago IL

Expected Graduation: May 2022

**BACHELOR OF SCIENCE IN COMPUTER ENGINEERING** 

- Cumulative GPA: 3.79
- Undergraduate Coursework: Data Structures, Embedded Systems, Logic Design, Circuit Analysis, Computer Architecture, Discrete and Continuous Signals, Digital Systems Design
- Filipinos in Alliance Allstate Hot Chocolate Run 5k/15k; (Self) 34th Annual Hunger Walk

### Skills \_\_\_\_\_

**Languages** C · C++ · Python · ARM Assembly · MIPS Assembly **Software/Tools** Linux · Git · SSH · Catch Framework · Valgrind · MARS

## Internships \_\_\_\_\_

#### **Computer Architecture Simulations**

Chicago, IL

Intern, Co-Op Aide

Jun. 2019 - Aug. 2019

- Worked on an open-source simulation platform for computer system architecture called gem5
- Established connections among different CPU chip-sets such as ARM & x86 with memory controllers, caches, and interconnects
- · Cooperated with an engineering professor and a Ph.D. student on programming tasks and assignment deadlines
- Gained knowledge on Object-Oriented Programming for Python and C++

## Projects \_\_\_\_\_

Cache Simulator UIC

MIPS · Python Nov 2020

- Lead a team to simulate four different types of cache configurations: Simple (1 block, block size 64 B), Direct Map (4 sets, block size 16 B), Fully Associative (4-way, block size 8 B), Set Associative (2-way 4-set, block size 8 B)
- The simulator in Python takes in hexadecimal machine code inputs from MIPS and determines program mode according to user input
- Programmed the simulator to display detailed step-by-step cache information: memory breakdown, LRU (least recently used) specifics, hit or miss results

8-Bit CPU Design

MIPS · Python · CircuitVerse

Oct - Nov 2020

- Designed a custom ASIC-style ISA with a team featuring nine unique 8-bit instructions with binary width determination instruction
- · Developed the following components: 64-byte ROM instruction memory, ALU schematic, Control unit logic, and CPU Datapath
- Lead the software development portion that simulated the ISA in Python and MIPS which takes in binary machine code through a text
  file that outputs expected results

Back-End Navigation UIC

C++  $\cdot$  XML  $\cdot$  Valgrind (Memory Leaks)  $\cdot$  Linux  $\cdot$  GNU Make

Apr - May 2020

- Designed an application that allows the user to observe the back-end functions of GPS oriented maps through loading a map, building a graph, and finding the shortest path between two separate locations
- Integrated Dijstrakia's algorithm to find the shortest path among two points
- Implemented map data from openstreetmap.org of UIC's East Campus containing over 18,000 nodes which covers 34 buildings
- Debugged using VSCode, (data structures) Map, Graph, Stack, Vector, Set, Queue

DIVVY Data Hashing

C++  $\cdot$  CSV  $\cdot$  Valgrind (Memory Leaks)  $\cdot$  GNU Make

Apr 2020

- Developed an application that hashes station and trip data from DIVWy bike-sharing company
- Created a hashmap with separate hash functions for over 1500 trips and 580 bike IDs
- · Added multiple commands: search by station id, abbreviation, trip id, bike id, nearby stations, and similar trips
- Debugged using VSCode, (data structures) Vector, Hashmap