REVISIONS

### GENERAL (%) ELECTRIC

224x449AA

CONT ON SHEET 2 sh NO. 1 01 TITLE AF-3124 INVERTER CARD 224X449AA ENGINEERING SPEC. & TEST INSTRUCTIONS 193x476AAGO1 & ABGO1 sh NO. 1 CONT ON SHEET

1.0 SCOPE

+

FIRST MADE FOR

The following covers the performance capabilities and the test instructions for the 193X476AAGO1 Inverter Card. This card is designed to be a standard

part of the AF-400X Inverter, and performs the following functions: 1.01 Determines the inverter commutation interval and provides commutation

- pulse and inverter blanking signals from a six times fundamental frequency input.
- 1.02 Detects commutation current and regulates the peak commutation current by providing an initial pulse signal suitably placed within the commutation interval.
- 1.03 Generates an inverter firing pulse train.
- 1.04 Produces a firing signal supply which is delayed on control power energization to allow for control circuit settling.
- 1.05 Provides control undervoltage detection and inverter shutdown logic, including fault indication.
- 1.06 Provides commutation overcurrent detection and inverter shutdown logic, including fault indication.
- Provides selectable inverter overfrequency detection and inverter shutdown logic, including fault indication and readout,
- 1.08 Provides inverter shoot-through fault detection and inverter shutdown logic, including fault indication and readout.
- 1.09 Provides inverter shutdown logic for a d.c. link overvoltage condition detected and indicated on another card.

#### 2.0 PERFORMANCE CAPABILITIES

All cards shall be capable of the following performance while exposed to the conditions of section 4.0. In these specifications, a "high" logic state refers to 18 to 20 volts and a "low" logic state refers to 0 to 1 volt, when 20 volts control power is applied to the card.

2.01 Inputs/Outputs

Tabs 14, 15, 20 & 28 are logic inputs. Logic sources connected to these tabs must each be capable of sinking 1 ma.

Tabs 17, 19, 26, 27, 29, 30, 31 & 32 are logic outputs, capable of sinking 2 ma in their low logic states. All of these tabs are capable of sourcing 1 ma in their high logic states.

Tab 10 is an analog output which is capable of supplying up to 40 ma at over 16 volts for firing signal supply.

PRINTS TO **APPROVALS** SVPO 224x449AA 2/8/80 O. Loberg DIV OR \_ DEPT. ISSUED 11/11/2 Erie, PA 2 1 LOCATION CONT ON SHEET SH NO. FF-803-WA (4-79) PRINTED IN U.S.A. CODE IDENT NO

Add ABGC 5/31/83

~

AW (BW)

5B(8)M 5D (CD)

5E(3)BK

5R(2)BW

5P(1)BW

GENERAL (%) ELECTRIC

224X449AA

3 sh No. 2 CONT ON SHEET TITLE **1**0 AF-3124 INVERTER CARD 224X449AA ENGINEERING SPEC. & TEST INSTRUCTIONS 193x476AAGO1 & ABGO1 3 FIRST MADE FOR CONT ON SHEET SH NO.

2.01 (Continued)

+

+

+

+

REVISIONS

Tabs 4, 5, 9, 11, 12, 13 & 21 are analog inputs.

#### 2.02 Commutation Interval Control

The inverter commutation interval is determined by the outputs at tabs 17, 19, and 26, which are in turn determined by the inputs at tabs 9 and 20. With no commutation current feedback inputs at tabs 9. the outputs at tabs 17, 19 and 26 are (for 460V) determined by the width of the OP pulse input at tab 20, as shown by the dotted lines in Fig. 1. The outputs at tab 17 will directly and inversely follow the tab 20 signal. The CP tab 19 pulse will go high 12.5  $\pm$ 1 μsec. after 20 pulse goes low. The CP pulse width will be 12.5 ± 1 usec. The IP tab 26 pulse will occur at the time that tab 17 goes low, and will be  $12.5 \pm 1 \mu sec.$  wide.

With commutation current feedback input at tab 9, the outputs at tabs 17. 19. and 26 are determined by the magnitude of the commutation current input signal, as shown by the solid lines in Fig. 1. The tabs 17, and 26 outputs are determined by the commutation current regulator when the peak voltage at input tab 9 exceeds approximately 11 volts, as explained in section 2.03. Below this peak voltage input, the tabs 17 and 26 outputs are determined by a time period which is selected to equal one-half of the oscillation period of the inverter commutation circuit. This time period begins with the start of the CP tab 19 pulse and ends with the ending of the tab 17 pulse and the initiation of the tab 20 pulse. This time period is from 17 to 23 µsec when the \$60V jumper is not connected, for low voltage inverters having nominal 40 usec. long commutation oscillations. When the 460V jumper is connected, the time period is 34 to 46 usec, for high voltage inverters having nominal 80 usec. long commutation oscillations.

NOTE - 193X476ABG01 Card

The voltage jumper notation is changed from 460V to "A" and from 230V to "B".

The 100kVA (and 75kVA) 460V Inverter uses asymmetrical main SCRs with a commutation of 400 commutation and the voltage jumper should be a second to the voltage jumper should be pulse base width of 40usec. (same as for 230V), and the voltage jumper should be in position "B".

> AW(BW) 5B(8)1

5D (CD) 5E(3)E

5R(2)F

5P(1)E PRINTS T

MADE BY 224X449AA DIV OR H.O. Loberg 2/8/80 SVPO DEPT. Erie, PA ISSUEO 2 LOCATION CONT ON SHEET SH NO. CODE TOENT > FF-803-WA (4-79) PRINTED IN U.S.A.

GENERAL (%) ELECTRIC

224x449AA

REVISIONS

CONT ON SHEET 12 sh No. 11 юl TITLE AF-3124 INVERTER CARD 224X449AA ENGINEERING SPEC. & TEST INSTRUCTIONS 12 193X476AAG01 CONT ON SHEET SH NO. FIRST MADE FOR

> Jumper IPA TAB 28 Connections Input frequency 75 Hz 68 to 83 Hz 2. 110 Hz 99 to 125 Hz 3. 165 Hz 149 to 182 Hz 4. 275 Hz 248 to 303 Hz 5. 410 Hz 369 to 451 Hz

#### 3.09 Inverter Fault Shutdown

Apply an adjustable voltage to LCS tab 4 to simulate an inverter shootthrough fault. When the tab 4 input voltage reaches a level between 10.3 and 10.9 volts, an inverter fault shutdown should occur, producing the following results:

- Turns on IOC light LED-4.
- Causes IFT tab 30 to go low and IFL tab 32 to go high after 4 to 7 millisec.
- c) Causes a pulse train to appear at IFP tab 31 which should consist of 10 to 12 usec. low pulses and 32 to 38 usec. high periods. This pulse train should persist as long as the voltage at tab 4 exceeds the trip level, but should disappear when the tab 4 voltage is decreased below the trip level.

The fault latch and light should be reset by momentarily disconnecting RST tab 14 from +20V after removing the tab 4 voltage.

#### 3.10 Link Overvoltage Shutdown

If the  $\overline{LOV}$  tab 15 is disconnected from +20V, to simulate a d.c. link overvoltage trip as detected on another card, a shutdown should occur, producing the following results:

- Causes IFT tab 30 to change from a high to a low state.
- b) After a time delay of 4 to 7 millisec. causes IFL tab 32 to change from a low to a high state, and causes one or two low going pulses to appear at IFP tab 31.

### 4.0 OPERATING AND TEST CONDITIONS

This card should be capable of operating within the performance specified in section 2.0 and pass all tests specified in section 3.0 while exposed to the following conditions:

- 4.01 DC Supply Voltage +19.8 to +20.2 volts from tab 1 to tab 2.
- 4.02 Ambient Temperature 0 to +75°C.

PRINTS TO MADE BY H. O. Loberg 2/8/80 224X449AA SVPO ISSUED 2/11/80 12 11 Erie, PA LOCATION CONT ON SHEET SH NO. FF-803-WA (4-79) PRINTED IN U.S.A. CODE IDENT NO.

J.

1 S/4/83

AW(BW)

5D(CD)

5E(A&S)

5B(8)M 5P(1)BW

5R(2)BW

5J(BW)

+

the following results:

+

+

Turns on the IOF light LED-3.

Causes IOF tab 29 to change from a high state to a low.

After each overfrequency trip, the fault latch and light should be reset by momentarily disconnecting RST tab 14 from +20V.

The IPA tab 28 input frequency which should produce an overfrequency shutdown for each of the five jumper connections is given in the following table:

> 5B(8) 5D (CD 5E(3) 5R (2) 5P(1)[ PRINTS

AW (BW

APPROVALS DIV OR 224x449aa SVPO\_ \_ DEPT. 2/8/80 Loberg 0 10 SH NO. LOCATION CONT ON SHEET Erie, PA ISSUED 2/11/80 CODE IDENT FF-803-WA (4-79) PRINTED IN U.S.A. 17

224x449AA DIV OR SVPO MADE BY O. Lober g 2/8/80 н. 10 LOCATION CONT ON SHEET SH NO. Erie, PA 2/11/80 ISSUED CODE IDENT

FF-803-WA (4-79) PRINTED IN U.S.A.

+

+

+

1:

9

5P(1)E PRINTS

224X449AA cont on sheet 9

sh NO. 8

224X449AA

+

AF-3124 INVERTER CARD ENGINEERING SPEC. & TEST INSTRUCTIONS

CONT ON SHEET 9 SH NO. 8 FIRST MADE FOR 193X476AAGO1

REVISIONS

Change the voltage jumper to the 460 volts, position "A" for AB cards. The IBL pulse will now go low  $34 \pm 6$  usec after the CP pulse goes high.

The initial pulse, IP, at tab 26, is triggered by the trailing edge of the IBL pulse. The IP pulse will go high when IBL goes low. The IP pulse width will be  $12.5 \pm 1$  usec.

#### 3.03 Commutation Current Regulator

With the voltage jumper connected for 460 volts, position "A" & the CF voltage equal zero, reduce the LVF voltage from 10 volts to 5.5 volts. The IBL pulse width should increase such that the IP pulse goes high 78 ± 16 usec after the CP pulse goes high.

Let LVF = 10 volts. As the CF, tab 9, voltage is increased from 0 to 4.0 volts, there should be no change in the IP pulse delay.

Apply 10.0 volts to CF, tab 9. The IP pulse should now go high  $58 \pm 10$  usec. after CP pulse goes high.

Change the voltage jumper to 230 volts, position "B", With LVF=10V and CF = 10.0 volts the IP pulse should go high  $29 \pm 5$  used after the CP pulse goes high.

#### 3.04 <u>Initial Pulse and Inverter Pulse Train</u>

The IP output at tab 26 should go high at the time when IBL tab 17 output goes low at the end of its pulse, as shown in Fig. 1. The tab 26 pulse should be from  $12.5 \pm 1$  usec. wide.

The TR output at tab 27 should be a pulse train as shown in Fig. 1, synchronized with the initial pulse of tab 26. The high pulses should be from 95 to 11. Susec. wide with the low periods between pulses being from 31 to 36 usec. wide.

For the ABGOT card: Pulse width 8 to 10usec, with low periods from 19 to 23usec.

5D (CD) 5E (3) B 5R (2) B'

AW (BW

5B(8):

5P(1)B PRINTS I

MADE AY. O. Loberg 2/8/80 APPROVALS SVPO DIV OR 224X449AA

ISSUED 2/11/80 Erie, PA LOCATION CONT ON SHEET 9 SH NO. 8

CODE IDENT

FF-803-WA (4-79) PRINTED IN U.S.A.

+

17

GENERAL (%) ELECTRIC

224X449AA

REVISIONS

ર્ગ હે

3.02

0.0

5B(8)M

5D (CD)

5E(3)B 5R(2)B

sh No. 7 CONT ON SHEET 8 ax 23 TITLE AF-3124 INVERTER CARD 224X449AA ENGINEERING SPEC. & TEST INSTRUCTIONS FIRST MADE FOR SH NO. 193X476AAG01 CONT ON SHEET

2.11 Fault Reset

All fault shutdowns described in sections 2.06 through 2.09 are maintained by logic latches. A momentary low input to RST tab 14 will reset all fault latches, lights and readouts to their off state.

#### 2.12 Power Supply Requirements

The 20 volt power supply requirements for this card will be 100 ma + 15%. (neglecting the delayed firing power supplied to other cards).

#### 3.0 TEST INSTRUCTIONS

In these instructions, a "high" logic state refers to 18 to 20 volts and a "low" logic state refers to 0 to 1 volt, when 20 volts control power is applied to the card. A fixed 9.0 volt control level is connected to CRZ tab 5. The oscillator signal which is low for about 35 usec. and high for about 5 milliseconds, is applied to of tab 20. Applying control power to this card, it will be necessary to momentarily disconnect

 $\overline{\text{RST}}$  tab 14 from +20V to reset any fault lights which have latched on. Connect  $\overline{RST}$  and LQV to +20V.

3.01 On-card 13 Volt Power Supply

The on-card 13 volt nominal power supply can be measured by checking the voltage at 21 with a meter having a minimum input impedance of 10 megohms. The voltage at 21 should be 13.1 + .65 volts.

### 3.02 Commutation Pulse, Inverter Blanking Pulse and Initial Pulse

Connect the voltage jumper for 230 volts, position "B" for AB cards, set tab 21 LVF = 10 volts & tab 9, CF = 0 volts.

The commutation pulse CP at tab 19 is triggered by the oscillator pulse OP applied at tab 20. CP will go high 12.5 + 1 usec after OP goes low. The CP pulse width will be 12.5 + 1 usec.

The inverter blanking pulse IBL at tab 17 is also triggered by the OF pulse. When OF goes low, IBL will go high. The width of the IBL pulse is variable with the minimum width equal the width of the OP pulse. With the input conditions as specified, IBL will go low when OP goes high.

> 224<u>x</u>449aa sh NO. 7 CODE IDENT N [7

PRINTS TO PPROVALS H. O. Loberg 2/8/80 SVPO DIY OR ISSUED 2/11/80 Erie, PA LOCATION CONT ON SHEET FF-803-WA (4-79) PRINTED IN U.S.A.

+



# GENERAL 🛞 ELECTRIC

224X449AA

sн но. **5** CONT ON SHEET 6

| REV XX 1<br>224X449 | AA |        | TITLE | AF-3124 INVERTER ENGINEERING SPEC. | CARD<br>& TEST | INSTRUCTIONS |
|---------------------|----|--------|-------|------------------------------------|----------------|--------------|
| CONT ON SHEET       | 6  | SH NO. | FIRST | MADE FOR 193X476                   | AAGO1          |              |

REVISIONS

4 5/31/83

AW (

5B(

5D (

5E ( 5R (2 5P(1 PRIN'

## 2.08 Inverter Overfrequency Shutdown

An overfrequency trip is produced when the inverter frequency input signal at IPA tab 28 reaches the values given in the following table.

| Jumper Connection   | 75Hz | 110Hz | 165Hz | 275Hz | 4 <b>00</b> Hz |
|---------------------|------|-------|-------|-------|----------------|
| Trip Frequency ±10% | 75Hz | 110Hz | 165Hz | 275Hz | 4 <b>0</b> 0Hz |

An overfrequency trip results in the following action:

- 1) The IOF fault light will turn on.
- 2) The TOF tab 29 will go to the low state.

### 2.09 Inverter Fault Shutdown

An inverter fault trip is produced when the DC link current signal at LCS tab 4 reaches 10.5 volts + 3%, and results in the following action:

- The IOC fault light turns on.
- IFT tab 30 will go low and the IFL tab 32 will go high.
- A pulse train appears at IFP tab 31, remaining as long as the tab 10 voltage exceeds 10.5 volts + 3%. This pulse train consists of 10 to 12 usec. low pulses and 32 to 38 usec. high periods.

# 2.10 DC Link Overvoltage Shutdown

A d.c. link overvoltage condition is detected and indicated on another cards. A logic signal from this trip is applied to LOV tab 15 and results in the following action:

- IFT tab 30 will go to the low state.
- 2) After a time delay of 4 to 7 millisec, IFL tab 32 will go high and one or two low going pulses will appear at IFP tab 31.

| APPROVALS                                                                    | DIV OR    | 224X449AA                |
|------------------------------------------------------------------------------|-----------|--------------------------|
| MADE BY H. O. Loberg 2/8/80 ISSUED 2/11/80  FF-803-WA (4-79) PRINTED IN USA. | SVPODEPT. | CONT ON SHEET 6 SH NO. 5 |

+

GENERAL & ELECTRIC

|                          |                                   | 224X449AA                |
|--------------------------|-----------------------------------|--------------------------|
| REV<br>NO. 0             | TITLE AF-3124 INVERTER CARD       | CONT ON SHEET 5 SH NO. 4 |
| 224X449AA                | ENGINEERING SPEC. & TEST INSTRUCT | CIONS                    |
| CONT ON SHEET 5 SH NO. 4 | FIRST MADE FOR 193X476AAGO1       |                          |

#### 2.06 Control Undervoltage Shutdown

+

REVISIONS

With a fixed 9.0 volt +5% input at CRZ tab 5 (from the power supply card zener), a control undervoltage trip will occur if the voltage between tabs 1 and 2 decreases to 18.0 + 1.1V or below. This will result in the following action:

- The CUV fault light will turn on and IFT tab 30 will go low.
- 2) After a time delay of 3 to 5 millisec., IFL tab 32 will go high and a 40 usec. min. train of low going pulses will appear at TFP
- 3) DFS tab 10 will remain in a high state until the pulse train disappears at tab 31, after which tab 10 will go low.

A control undervoltage trip is also initiated if the DFS tab 10 is loaded so that its output voltage decreases to  $14.2 \pm 1.1 \ \mathrm{V}$  or below. This will result in the same shutdown action as with a +20 V undervoltage except that DFS tab 10 is not caused to go low.

The firing signal supply at DFS tab 10 will be maintained below 2 volts for control power levels from the undervoltage trip level down to zero volts. This prevents any SCR firing due to control logic misoperation at low control voltages.

#### 2.07 Commutation Overcurrent Shutdown

A commutation overcurrent trip is produced when a commutation current input signal at tab 9 reaches 18.3 volts +4%, and results in the following action:

- 1) The COC fault light will turn on and  $\overline{\text{IFT}}$  tab 30 will go low.
- 2) After a time delay of 3 to 5 millisec., IFL tab 32 will go high and one or two low going pulses will appear at IFP tab 31.

5E (3) BE 5R(2)BV  $5P(1)B_{\rm h}$ PRINTS TO

AW (BW) 5B(8)M 5D (CD)

MADE BY PPROVALS DIV OR Η. O. Loberg <u>2/8/80</u> 224X449AA SVPO \_ DEPT. ISSUED 2/11/80 Eríe, PA LOCATION CONT ON SHEET 5H NO. 4

FF-803-WA (4-79) PRINTED IN U.S.A.

+

CODE IDENT NO.

limited to a max of 110 ma.

5D (CD) 5E (3) 5R (2)

5P(1)I PRINTS

224x449AA APPROVALS DIV OR H. O. Loberg SVPO 2/8/80 \_ DEPT. <sub>вн но.</sub> 3 LOCATION CONT ON SHEET Erie, PA ISSUED 2/11/80 CODE IDENT FF-803-WA (4-79) PRINTED IN U.S.A.  $\gamma^{\alpha}$